Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T62,T63 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
144129173 |
0 |
0 |
T4 |
167320 |
160865 |
0 |
0 |
T5 |
344002 |
336804 |
0 |
0 |
T6 |
370096 |
364565 |
0 |
0 |
T24 |
0 |
595 |
0 |
0 |
T28 |
111838 |
0 |
0 |
0 |
T29 |
7500 |
559 |
0 |
0 |
T30 |
8070 |
0 |
0 |
0 |
T31 |
43393 |
0 |
0 |
0 |
T32 |
543726 |
535276 |
0 |
0 |
T33 |
0 |
578 |
0 |
0 |
T35 |
0 |
571 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
T43 |
6788 |
0 |
0 |
0 |
T83 |
0 |
565 |
0 |
0 |
T84 |
0 |
271999 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
144129173 |
0 |
0 |
T4 |
167320 |
160865 |
0 |
0 |
T5 |
344002 |
336804 |
0 |
0 |
T6 |
370096 |
364565 |
0 |
0 |
T24 |
0 |
595 |
0 |
0 |
T28 |
111838 |
0 |
0 |
0 |
T29 |
7500 |
559 |
0 |
0 |
T30 |
8070 |
0 |
0 |
0 |
T31 |
43393 |
0 |
0 |
0 |
T32 |
543726 |
535276 |
0 |
0 |
T33 |
0 |
578 |
0 |
0 |
T35 |
0 |
571 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
T43 |
6788 |
0 |
0 |
0 |
T83 |
0 |
565 |
0 |
0 |
T84 |
0 |
271999 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T64,T85,T86 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
294842489 |
0 |
0 |
T1 |
500969 |
311280 |
0 |
0 |
T2 |
8122 |
1581 |
0 |
0 |
T3 |
7327 |
1777 |
0 |
0 |
T4 |
167320 |
160820 |
0 |
0 |
T5 |
344002 |
336719 |
0 |
0 |
T6 |
370096 |
364549 |
0 |
0 |
T28 |
111838 |
765 |
0 |
0 |
T29 |
7500 |
0 |
0 |
0 |
T30 |
0 |
2142 |
0 |
0 |
T31 |
0 |
17070 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
1004 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
294842489 |
0 |
0 |
T1 |
500969 |
311280 |
0 |
0 |
T2 |
8122 |
1581 |
0 |
0 |
T3 |
7327 |
1777 |
0 |
0 |
T4 |
167320 |
160820 |
0 |
0 |
T5 |
344002 |
336719 |
0 |
0 |
T6 |
370096 |
364549 |
0 |
0 |
T28 |
111838 |
765 |
0 |
0 |
T29 |
7500 |
0 |
0 |
0 |
T30 |
0 |
2142 |
0 |
0 |
T31 |
0 |
17070 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
1004 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T50,T51,T52 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
23509308 |
0 |
0 |
T1 |
500969 |
22038 |
0 |
0 |
T2 |
8122 |
0 |
0 |
0 |
T3 |
7327 |
0 |
0 |
0 |
T4 |
167320 |
1861 |
0 |
0 |
T5 |
344002 |
4811 |
0 |
0 |
T6 |
370096 |
767 |
0 |
0 |
T28 |
111838 |
117 |
0 |
0 |
T29 |
7500 |
919 |
0 |
0 |
T31 |
0 |
1069 |
0 |
0 |
T32 |
0 |
2691 |
0 |
0 |
T33 |
0 |
212 |
0 |
0 |
T34 |
0 |
112 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
23509308 |
0 |
0 |
T1 |
500969 |
22038 |
0 |
0 |
T2 |
8122 |
0 |
0 |
0 |
T3 |
7327 |
0 |
0 |
0 |
T4 |
167320 |
1861 |
0 |
0 |
T5 |
344002 |
4811 |
0 |
0 |
T6 |
370096 |
767 |
0 |
0 |
T28 |
111838 |
117 |
0 |
0 |
T29 |
7500 |
919 |
0 |
0 |
T31 |
0 |
1069 |
0 |
0 |
T32 |
0 |
2691 |
0 |
0 |
T33 |
0 |
212 |
0 |
0 |
T34 |
0 |
112 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
32370587 |
0 |
0 |
T1 |
500969 |
5609 |
0 |
0 |
T2 |
8122 |
10 |
0 |
0 |
T3 |
7327 |
10 |
0 |
0 |
T4 |
167320 |
22858 |
0 |
0 |
T5 |
344002 |
37078 |
0 |
0 |
T6 |
370096 |
181708 |
0 |
0 |
T28 |
111838 |
26 |
0 |
0 |
T29 |
7500 |
9 |
0 |
0 |
T36 |
2307 |
11 |
0 |
0 |
T37 |
7123 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2809 |
2809 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
42315357 |
0 |
0 |
T1 |
500969 |
5525 |
0 |
0 |
T2 |
8122 |
10 |
0 |
0 |
T3 |
7327 |
10 |
0 |
0 |
T4 |
167320 |
22858 |
0 |
0 |
T5 |
344002 |
114515 |
0 |
0 |
T6 |
370096 |
181708 |
0 |
0 |
T28 |
111838 |
26 |
0 |
0 |
T29 |
7500 |
35 |
0 |
0 |
T36 |
2307 |
48 |
0 |
0 |
T37 |
7123 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2809 |
2809 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
819356 |
0 |
0 |
T1 |
500969 |
4597 |
0 |
0 |
T2 |
8122 |
0 |
0 |
0 |
T3 |
7327 |
0 |
0 |
0 |
T4 |
167320 |
0 |
0 |
0 |
T5 |
344002 |
0 |
0 |
0 |
T6 |
370096 |
0 |
0 |
0 |
T19 |
0 |
11 |
0 |
0 |
T23 |
0 |
320 |
0 |
0 |
T28 |
111838 |
0 |
0 |
0 |
T29 |
7500 |
0 |
0 |
0 |
T31 |
0 |
109 |
0 |
0 |
T33 |
0 |
26 |
0 |
0 |
T35 |
0 |
18 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
T48 |
0 |
19 |
0 |
0 |
T79 |
0 |
8 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |
T81 |
0 |
8 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2809 |
2809 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
1618731 |
0 |
0 |
T1 |
500969 |
4597 |
0 |
0 |
T2 |
8122 |
0 |
0 |
0 |
T3 |
7327 |
0 |
0 |
0 |
T4 |
167320 |
0 |
0 |
0 |
T5 |
344002 |
0 |
0 |
0 |
T6 |
370096 |
0 |
0 |
0 |
T19 |
0 |
11 |
0 |
0 |
T23 |
0 |
980 |
0 |
0 |
T28 |
111838 |
0 |
0 |
0 |
T29 |
7500 |
0 |
0 |
0 |
T31 |
0 |
109 |
0 |
0 |
T33 |
0 |
26 |
0 |
0 |
T35 |
0 |
99 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
T48 |
0 |
97 |
0 |
0 |
T79 |
0 |
8 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |
T81 |
0 |
25 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2809 |
2809 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
31487211 |
0 |
0 |
T1 |
500969 |
928 |
0 |
0 |
T2 |
8122 |
10 |
0 |
0 |
T3 |
7327 |
10 |
0 |
0 |
T4 |
167320 |
22858 |
0 |
0 |
T5 |
344002 |
37078 |
0 |
0 |
T6 |
370096 |
181708 |
0 |
0 |
T28 |
111838 |
26 |
0 |
0 |
T29 |
7500 |
9 |
0 |
0 |
T36 |
2307 |
11 |
0 |
0 |
T37 |
7123 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2809 |
2809 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
40696626 |
0 |
0 |
T1 |
500969 |
928 |
0 |
0 |
T2 |
8122 |
10 |
0 |
0 |
T3 |
7327 |
10 |
0 |
0 |
T4 |
167320 |
22858 |
0 |
0 |
T5 |
344002 |
114515 |
0 |
0 |
T6 |
370096 |
181708 |
0 |
0 |
T28 |
111838 |
26 |
0 |
0 |
T29 |
7500 |
35 |
0 |
0 |
T36 |
2307 |
48 |
0 |
0 |
T37 |
7123 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
498841381 |
498581592 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2809 |
2809 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T36 |
1 |
1 |
0 |
0 |
T37 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T31,T33 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T31,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T31,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T33,T35 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T31,T33 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T31,T33 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T31,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T31,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
1571286 |
0 |
0 |
T1 |
500969 |
4597 |
0 |
0 |
T2 |
8122 |
0 |
0 |
0 |
T3 |
7327 |
0 |
0 |
0 |
T4 |
167320 |
0 |
0 |
0 |
T5 |
344002 |
0 |
0 |
0 |
T6 |
370096 |
0 |
0 |
0 |
T19 |
0 |
11 |
0 |
0 |
T23 |
0 |
980 |
0 |
0 |
T28 |
111838 |
0 |
0 |
0 |
T29 |
7500 |
0 |
0 |
0 |
T31 |
0 |
109 |
0 |
0 |
T33 |
0 |
26 |
0 |
0 |
T35 |
0 |
99 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
T48 |
0 |
97 |
0 |
0 |
T79 |
0 |
8 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |
T81 |
0 |
25 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
1571286 |
0 |
0 |
T1 |
500969 |
4597 |
0 |
0 |
T2 |
8122 |
0 |
0 |
0 |
T3 |
7327 |
0 |
0 |
0 |
T4 |
167320 |
0 |
0 |
0 |
T5 |
344002 |
0 |
0 |
0 |
T6 |
370096 |
0 |
0 |
0 |
T19 |
0 |
11 |
0 |
0 |
T23 |
0 |
980 |
0 |
0 |
T28 |
111838 |
0 |
0 |
0 |
T29 |
7500 |
0 |
0 |
0 |
T31 |
0 |
109 |
0 |
0 |
T33 |
0 |
26 |
0 |
0 |
T35 |
0 |
99 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
T48 |
0 |
97 |
0 |
0 |
T79 |
0 |
8 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |
T81 |
0 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T31,T33 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T31,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T31,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T31,T33 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T31,T33 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T31,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T31,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
618576 |
0 |
0 |
T1 |
500969 |
2762 |
0 |
0 |
T2 |
8122 |
0 |
0 |
0 |
T3 |
7327 |
0 |
0 |
0 |
T4 |
167320 |
0 |
0 |
0 |
T5 |
344002 |
0 |
0 |
0 |
T6 |
370096 |
0 |
0 |
0 |
T19 |
0 |
11 |
0 |
0 |
T23 |
0 |
320 |
0 |
0 |
T28 |
111838 |
0 |
0 |
0 |
T29 |
7500 |
0 |
0 |
0 |
T31 |
0 |
109 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T79 |
0 |
8 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |
T82 |
0 |
320 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
618576 |
0 |
0 |
T1 |
500969 |
2762 |
0 |
0 |
T2 |
8122 |
0 |
0 |
0 |
T3 |
7327 |
0 |
0 |
0 |
T4 |
167320 |
0 |
0 |
0 |
T5 |
344002 |
0 |
0 |
0 |
T6 |
370096 |
0 |
0 |
0 |
T19 |
0 |
11 |
0 |
0 |
T23 |
0 |
320 |
0 |
0 |
T28 |
111838 |
0 |
0 |
0 |
T29 |
7500 |
0 |
0 |
0 |
T31 |
0 |
109 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T79 |
0 |
8 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |
T82 |
0 |
320 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T35,T23,T48 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T31,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T31,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T33,T35 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T31,T33 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T31,T33 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T31,T33 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T35,T23,T48 |
1 | 0 | Covered | T1,T31,T33 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T31,T33 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T31,T33 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T31,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T31,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
1254355 |
0 |
0 |
T1 |
500969 |
2762 |
0 |
0 |
T2 |
8122 |
0 |
0 |
0 |
T3 |
7327 |
0 |
0 |
0 |
T4 |
167320 |
0 |
0 |
0 |
T5 |
344002 |
0 |
0 |
0 |
T6 |
370096 |
0 |
0 |
0 |
T19 |
0 |
11 |
0 |
0 |
T23 |
0 |
980 |
0 |
0 |
T28 |
111838 |
0 |
0 |
0 |
T29 |
7500 |
0 |
0 |
0 |
T31 |
0 |
109 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T35 |
0 |
25 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
T48 |
0 |
41 |
0 |
0 |
T79 |
0 |
8 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |
T82 |
0 |
320 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
496943332 |
0 |
0 |
T1 |
500969 |
500889 |
0 |
0 |
T2 |
8122 |
8035 |
0 |
0 |
T3 |
7327 |
7230 |
0 |
0 |
T4 |
167320 |
167243 |
0 |
0 |
T5 |
344002 |
343903 |
0 |
0 |
T6 |
370096 |
370023 |
0 |
0 |
T28 |
111838 |
111832 |
0 |
0 |
T29 |
7500 |
7422 |
0 |
0 |
T36 |
2307 |
2218 |
0 |
0 |
T37 |
7123 |
7048 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
497147346 |
1254355 |
0 |
0 |
T1 |
500969 |
2762 |
0 |
0 |
T2 |
8122 |
0 |
0 |
0 |
T3 |
7327 |
0 |
0 |
0 |
T4 |
167320 |
0 |
0 |
0 |
T5 |
344002 |
0 |
0 |
0 |
T6 |
370096 |
0 |
0 |
0 |
T19 |
0 |
11 |
0 |
0 |
T23 |
0 |
980 |
0 |
0 |
T28 |
111838 |
0 |
0 |
0 |
T29 |
7500 |
0 |
0 |
0 |
T31 |
0 |
109 |
0 |
0 |
T33 |
0 |
14 |
0 |
0 |
T35 |
0 |
25 |
0 |
0 |
T36 |
2307 |
0 |
0 |
0 |
T37 |
7123 |
0 |
0 |
0 |
T48 |
0 |
41 |
0 |
0 |
T79 |
0 |
8 |
0 |
0 |
T80 |
0 |
6 |
0 |
0 |
T82 |
0 |
320 |
0 |
0 |