Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T31,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T31,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T67,T68,T90 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T31,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T31,T29 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T29,T5,T6 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T31,T29 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
142863900 |
0 |
0 |
| T1 |
24978 |
17423 |
0 |
0 |
| T2 |
8806 |
0 |
0 |
0 |
| T3 |
8916 |
0 |
0 |
0 |
| T5 |
0 |
156107 |
0 |
0 |
| T6 |
0 |
211534 |
0 |
0 |
| T25 |
10525 |
0 |
0 |
0 |
| T26 |
9273 |
0 |
0 |
0 |
| T27 |
9967 |
0 |
0 |
0 |
| T28 |
9970 |
0 |
0 |
0 |
| T29 |
0 |
578 |
0 |
0 |
| T30 |
2374 |
0 |
0 |
0 |
| T31 |
8444 |
2464 |
0 |
0 |
| T32 |
7089 |
0 |
0 |
0 |
| T41 |
0 |
241237 |
0 |
0 |
| T42 |
0 |
269306 |
0 |
0 |
| T43 |
0 |
497377 |
0 |
0 |
| T55 |
0 |
4589 |
0 |
0 |
| T91 |
0 |
181487 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
142863900 |
0 |
0 |
| T1 |
24978 |
17423 |
0 |
0 |
| T2 |
8806 |
0 |
0 |
0 |
| T3 |
8916 |
0 |
0 |
0 |
| T5 |
0 |
156107 |
0 |
0 |
| T6 |
0 |
211534 |
0 |
0 |
| T25 |
10525 |
0 |
0 |
0 |
| T26 |
9273 |
0 |
0 |
0 |
| T27 |
9967 |
0 |
0 |
0 |
| T28 |
9970 |
0 |
0 |
0 |
| T29 |
0 |
578 |
0 |
0 |
| T30 |
2374 |
0 |
0 |
0 |
| T31 |
8444 |
2464 |
0 |
0 |
| T32 |
7089 |
0 |
0 |
0 |
| T41 |
0 |
241237 |
0 |
0 |
| T42 |
0 |
269306 |
0 |
0 |
| T43 |
0 |
497377 |
0 |
0 |
| T55 |
0 |
4589 |
0 |
0 |
| T91 |
0 |
181487 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T31,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T69 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T25,T27,T29 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
286956586 |
0 |
0 |
| T1 |
24978 |
16789 |
0 |
0 |
| T2 |
8806 |
2807 |
0 |
0 |
| T3 |
8916 |
3344 |
0 |
0 |
| T25 |
10525 |
4377 |
0 |
0 |
| T26 |
9273 |
3174 |
0 |
0 |
| T27 |
9967 |
3475 |
0 |
0 |
| T28 |
9970 |
2060 |
0 |
0 |
| T29 |
0 |
1271 |
0 |
0 |
| T30 |
2374 |
0 |
0 |
0 |
| T31 |
8444 |
1735 |
0 |
0 |
| T32 |
7089 |
1106 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
286956586 |
0 |
0 |
| T1 |
24978 |
16789 |
0 |
0 |
| T2 |
8806 |
2807 |
0 |
0 |
| T3 |
8916 |
3344 |
0 |
0 |
| T25 |
10525 |
4377 |
0 |
0 |
| T26 |
9273 |
3174 |
0 |
0 |
| T27 |
9967 |
3475 |
0 |
0 |
| T28 |
9970 |
2060 |
0 |
0 |
| T29 |
0 |
1271 |
0 |
0 |
| T30 |
2374 |
0 |
0 |
0 |
| T31 |
8444 |
1735 |
0 |
0 |
| T32 |
7089 |
1106 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T55,T56,T57 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T25,T27,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T25,T27,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T25,T27,T29 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T25,T27,T29 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T25,T27,T29 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T25,T27,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T25,T27,T29 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
23323080 |
0 |
0 |
| T5 |
0 |
519 |
0 |
0 |
| T6 |
0 |
721 |
0 |
0 |
| T7 |
112046 |
108 |
0 |
0 |
| T8 |
0 |
108 |
0 |
0 |
| T17 |
28225 |
766 |
0 |
0 |
| T18 |
0 |
114 |
0 |
0 |
| T19 |
0 |
1137 |
0 |
0 |
| T22 |
2695 |
0 |
0 |
0 |
| T25 |
10525 |
112 |
0 |
0 |
| T26 |
9273 |
0 |
0 |
0 |
| T27 |
9967 |
93 |
0 |
0 |
| T28 |
9970 |
0 |
0 |
0 |
| T29 |
9652 |
208 |
0 |
0 |
| T31 |
8444 |
0 |
0 |
0 |
| T32 |
7089 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
23323080 |
0 |
0 |
| T5 |
0 |
519 |
0 |
0 |
| T6 |
0 |
721 |
0 |
0 |
| T7 |
112046 |
108 |
0 |
0 |
| T8 |
0 |
108 |
0 |
0 |
| T17 |
28225 |
766 |
0 |
0 |
| T18 |
0 |
114 |
0 |
0 |
| T19 |
0 |
1137 |
0 |
0 |
| T22 |
2695 |
0 |
0 |
0 |
| T25 |
10525 |
112 |
0 |
0 |
| T26 |
9273 |
0 |
0 |
0 |
| T27 |
9967 |
93 |
0 |
0 |
| T28 |
9970 |
0 |
0 |
0 |
| T29 |
9652 |
208 |
0 |
0 |
| T31 |
8444 |
0 |
0 |
0 |
| T32 |
7089 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
30474417 |
0 |
0 |
| T1 |
24978 |
86 |
0 |
0 |
| T2 |
8806 |
11 |
0 |
0 |
| T3 |
8916 |
10 |
0 |
0 |
| T25 |
10525 |
14 |
0 |
0 |
| T26 |
9273 |
10 |
0 |
0 |
| T27 |
9967 |
14 |
0 |
0 |
| T28 |
9970 |
10 |
0 |
0 |
| T30 |
2374 |
5 |
0 |
0 |
| T31 |
8444 |
983 |
0 |
0 |
| T32 |
7089 |
10 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2855 |
2855 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T25 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
41717929 |
0 |
0 |
| T1 |
24978 |
86 |
0 |
0 |
| T2 |
8806 |
43 |
0 |
0 |
| T3 |
8916 |
35 |
0 |
0 |
| T25 |
10525 |
67 |
0 |
0 |
| T26 |
9273 |
10 |
0 |
0 |
| T27 |
9967 |
14 |
0 |
0 |
| T28 |
9970 |
10 |
0 |
0 |
| T30 |
2374 |
5 |
0 |
0 |
| T31 |
8444 |
983 |
0 |
0 |
| T32 |
7089 |
40 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2855 |
2855 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T25 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
897104 |
0 |
0 |
| T1 |
24978 |
8 |
0 |
0 |
| T2 |
8806 |
0 |
0 |
0 |
| T3 |
8916 |
0 |
0 |
0 |
| T4 |
0 |
1057 |
0 |
0 |
| T17 |
0 |
112 |
0 |
0 |
| T19 |
0 |
91 |
0 |
0 |
| T25 |
10525 |
0 |
0 |
0 |
| T26 |
9273 |
0 |
0 |
0 |
| T27 |
9967 |
0 |
0 |
0 |
| T28 |
9970 |
0 |
0 |
0 |
| T29 |
0 |
16 |
0 |
0 |
| T30 |
2374 |
0 |
0 |
0 |
| T31 |
8444 |
0 |
0 |
0 |
| T32 |
7089 |
0 |
0 |
0 |
| T50 |
0 |
19 |
0 |
0 |
| T84 |
0 |
144 |
0 |
0 |
| T85 |
0 |
13 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T87 |
0 |
10 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2855 |
2855 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T25 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
1862444 |
0 |
0 |
| T1 |
24978 |
8 |
0 |
0 |
| T2 |
8806 |
0 |
0 |
0 |
| T3 |
8916 |
0 |
0 |
0 |
| T4 |
0 |
1056 |
0 |
0 |
| T17 |
0 |
112 |
0 |
0 |
| T19 |
0 |
425 |
0 |
0 |
| T25 |
10525 |
0 |
0 |
0 |
| T26 |
9273 |
0 |
0 |
0 |
| T27 |
9967 |
0 |
0 |
0 |
| T28 |
9970 |
0 |
0 |
0 |
| T29 |
0 |
16 |
0 |
0 |
| T30 |
2374 |
0 |
0 |
0 |
| T31 |
8444 |
0 |
0 |
0 |
| T32 |
7089 |
0 |
0 |
0 |
| T50 |
0 |
98 |
0 |
0 |
| T84 |
0 |
597 |
0 |
0 |
| T85 |
0 |
60 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T87 |
0 |
10 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2855 |
2855 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T25 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
29512915 |
0 |
0 |
| T1 |
24978 |
78 |
0 |
0 |
| T2 |
8806 |
11 |
0 |
0 |
| T3 |
8916 |
10 |
0 |
0 |
| T25 |
10525 |
14 |
0 |
0 |
| T26 |
9273 |
10 |
0 |
0 |
| T27 |
9967 |
14 |
0 |
0 |
| T28 |
9970 |
10 |
0 |
0 |
| T30 |
2374 |
5 |
0 |
0 |
| T31 |
8444 |
983 |
0 |
0 |
| T32 |
7089 |
10 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2855 |
2855 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T25 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
39855485 |
0 |
0 |
| T1 |
24978 |
78 |
0 |
0 |
| T2 |
8806 |
43 |
0 |
0 |
| T3 |
8916 |
35 |
0 |
0 |
| T25 |
10525 |
67 |
0 |
0 |
| T26 |
9273 |
10 |
0 |
0 |
| T27 |
9967 |
14 |
0 |
0 |
| T28 |
9970 |
10 |
0 |
0 |
| T30 |
2374 |
5 |
0 |
0 |
| T31 |
8444 |
983 |
0 |
0 |
| T32 |
7089 |
40 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
506885191 |
506623648 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2855 |
2855 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T25 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T29,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T29,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T29,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T29,T17 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T29,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T29,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T29,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T29,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
1807186 |
0 |
0 |
| T1 |
24978 |
8 |
0 |
0 |
| T2 |
8806 |
0 |
0 |
0 |
| T3 |
8916 |
0 |
0 |
0 |
| T4 |
0 |
1056 |
0 |
0 |
| T17 |
0 |
112 |
0 |
0 |
| T19 |
0 |
425 |
0 |
0 |
| T25 |
10525 |
0 |
0 |
0 |
| T26 |
9273 |
0 |
0 |
0 |
| T27 |
9967 |
0 |
0 |
0 |
| T28 |
9970 |
0 |
0 |
0 |
| T29 |
0 |
16 |
0 |
0 |
| T30 |
2374 |
0 |
0 |
0 |
| T31 |
8444 |
0 |
0 |
0 |
| T32 |
7089 |
0 |
0 |
0 |
| T50 |
0 |
98 |
0 |
0 |
| T84 |
0 |
597 |
0 |
0 |
| T85 |
0 |
60 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T87 |
0 |
10 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
1807186 |
0 |
0 |
| T1 |
24978 |
8 |
0 |
0 |
| T2 |
8806 |
0 |
0 |
0 |
| T3 |
8916 |
0 |
0 |
0 |
| T4 |
0 |
1056 |
0 |
0 |
| T17 |
0 |
112 |
0 |
0 |
| T19 |
0 |
425 |
0 |
0 |
| T25 |
10525 |
0 |
0 |
0 |
| T26 |
9273 |
0 |
0 |
0 |
| T27 |
9967 |
0 |
0 |
0 |
| T28 |
9970 |
0 |
0 |
0 |
| T29 |
0 |
16 |
0 |
0 |
| T30 |
2374 |
0 |
0 |
0 |
| T31 |
8444 |
0 |
0 |
0 |
| T32 |
7089 |
0 |
0 |
0 |
| T50 |
0 |
98 |
0 |
0 |
| T84 |
0 |
597 |
0 |
0 |
| T85 |
0 |
60 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T87 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T29,T17,T19 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T29,T17,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T29,T17,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T29,T17,T19 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T29,T17,T19 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T29,T17,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T29,T17,T19 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
597314 |
0 |
0 |
| T4 |
173097 |
0 |
0 |
0 |
| T5 |
161655 |
0 |
0 |
0 |
| T6 |
217098 |
0 |
0 |
0 |
| T7 |
112046 |
0 |
0 |
0 |
| T8 |
199064 |
0 |
0 |
0 |
| T17 |
28225 |
112 |
0 |
0 |
| T18 |
159849 |
0 |
0 |
0 |
| T19 |
40176 |
91 |
0 |
0 |
| T20 |
1409 |
0 |
0 |
0 |
| T29 |
9652 |
10 |
0 |
0 |
| T50 |
0 |
18 |
0 |
0 |
| T62 |
0 |
30 |
0 |
0 |
| T84 |
0 |
144 |
0 |
0 |
| T85 |
0 |
13 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T88 |
0 |
2 |
0 |
0 |
| T89 |
0 |
7 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
597314 |
0 |
0 |
| T4 |
173097 |
0 |
0 |
0 |
| T5 |
161655 |
0 |
0 |
0 |
| T6 |
217098 |
0 |
0 |
0 |
| T7 |
112046 |
0 |
0 |
0 |
| T8 |
199064 |
0 |
0 |
0 |
| T17 |
28225 |
112 |
0 |
0 |
| T18 |
159849 |
0 |
0 |
0 |
| T19 |
40176 |
91 |
0 |
0 |
| T20 |
1409 |
0 |
0 |
0 |
| T29 |
9652 |
10 |
0 |
0 |
| T50 |
0 |
18 |
0 |
0 |
| T62 |
0 |
30 |
0 |
0 |
| T84 |
0 |
144 |
0 |
0 |
| T85 |
0 |
13 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T88 |
0 |
2 |
0 |
0 |
| T89 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T19,T84,T85 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T29,T17,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T29,T17,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T29,T17,T19 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T29,T17,T19 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T29,T17,T19 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T29,T17,T19 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T19,T84,T85 |
| 1 | 0 | Covered | T29,T17,T19 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T29,T17,T19 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T29,T17,T19 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T29,T17,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T29,T17,T19 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
1312667 |
0 |
0 |
| T4 |
173097 |
0 |
0 |
0 |
| T5 |
161655 |
0 |
0 |
0 |
| T6 |
217098 |
0 |
0 |
0 |
| T7 |
112046 |
0 |
0 |
0 |
| T8 |
199064 |
0 |
0 |
0 |
| T17 |
28225 |
112 |
0 |
0 |
| T18 |
159849 |
0 |
0 |
0 |
| T19 |
40176 |
425 |
0 |
0 |
| T20 |
1409 |
0 |
0 |
0 |
| T29 |
9652 |
10 |
0 |
0 |
| T50 |
0 |
94 |
0 |
0 |
| T62 |
0 |
30 |
0 |
0 |
| T84 |
0 |
597 |
0 |
0 |
| T85 |
0 |
60 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T88 |
0 |
2 |
0 |
0 |
| T89 |
0 |
16 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
504954063 |
0 |
0 |
| T1 |
24978 |
24916 |
0 |
0 |
| T2 |
8806 |
8729 |
0 |
0 |
| T3 |
8916 |
8832 |
0 |
0 |
| T25 |
10525 |
10471 |
0 |
0 |
| T26 |
9273 |
9218 |
0 |
0 |
| T27 |
9967 |
9874 |
0 |
0 |
| T28 |
9970 |
9912 |
0 |
0 |
| T30 |
2374 |
2320 |
0 |
0 |
| T31 |
8444 |
8375 |
0 |
0 |
| T32 |
7089 |
7035 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505160694 |
1312667 |
0 |
0 |
| T4 |
173097 |
0 |
0 |
0 |
| T5 |
161655 |
0 |
0 |
0 |
| T6 |
217098 |
0 |
0 |
0 |
| T7 |
112046 |
0 |
0 |
0 |
| T8 |
199064 |
0 |
0 |
0 |
| T17 |
28225 |
112 |
0 |
0 |
| T18 |
159849 |
0 |
0 |
0 |
| T19 |
40176 |
425 |
0 |
0 |
| T20 |
1409 |
0 |
0 |
0 |
| T29 |
9652 |
10 |
0 |
0 |
| T50 |
0 |
94 |
0 |
0 |
| T62 |
0 |
30 |
0 |
0 |
| T84 |
0 |
597 |
0 |
0 |
| T85 |
0 |
60 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T88 |
0 |
2 |
0 |
0 |
| T89 |
0 |
16 |
0 |
0 |