Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T44 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T63,T78 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T28 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T28 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T28 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
144006280 |
0 |
0 |
| T1 |
10096 |
572 |
0 |
0 |
| T2 |
15169 |
571 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
0 |
0 |
0 |
| T5 |
0 |
488616 |
0 |
0 |
| T6 |
0 |
216947 |
0 |
0 |
| T17 |
0 |
564 |
0 |
0 |
| T26 |
8765 |
0 |
0 |
0 |
| T27 |
21411 |
0 |
0 |
0 |
| T28 |
10864 |
581 |
0 |
0 |
| T29 |
0 |
563 |
0 |
0 |
| T32 |
0 |
564 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T43 |
0 |
439770 |
0 |
0 |
| T77 |
0 |
558 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
144006280 |
0 |
0 |
| T1 |
10096 |
572 |
0 |
0 |
| T2 |
15169 |
571 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
0 |
0 |
0 |
| T5 |
0 |
488616 |
0 |
0 |
| T6 |
0 |
216947 |
0 |
0 |
| T17 |
0 |
564 |
0 |
0 |
| T26 |
8765 |
0 |
0 |
0 |
| T27 |
21411 |
0 |
0 |
0 |
| T28 |
10864 |
581 |
0 |
0 |
| T29 |
0 |
563 |
0 |
0 |
| T32 |
0 |
564 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T43 |
0 |
439770 |
0 |
0 |
| T77 |
0 |
558 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T5,T6,T44 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T61,T62,T79 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T26 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
285549045 |
0 |
0 |
| T1 |
10096 |
700 |
0 |
0 |
| T2 |
15169 |
2043 |
0 |
0 |
| T3 |
7544 |
2084 |
0 |
0 |
| T4 |
223125 |
0 |
0 |
0 |
| T26 |
8765 |
717 |
0 |
0 |
| T27 |
21411 |
10709 |
0 |
0 |
| T28 |
10864 |
397 |
0 |
0 |
| T30 |
0 |
527849 |
0 |
0 |
| T33 |
7635 |
2218 |
0 |
0 |
| T34 |
7083 |
1199 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T58 |
0 |
3117 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
285549045 |
0 |
0 |
| T1 |
10096 |
700 |
0 |
0 |
| T2 |
15169 |
2043 |
0 |
0 |
| T3 |
7544 |
2084 |
0 |
0 |
| T4 |
223125 |
0 |
0 |
0 |
| T26 |
8765 |
717 |
0 |
0 |
| T27 |
21411 |
10709 |
0 |
0 |
| T28 |
10864 |
397 |
0 |
0 |
| T30 |
0 |
527849 |
0 |
0 |
| T33 |
7635 |
2218 |
0 |
0 |
| T34 |
7083 |
1199 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T58 |
0 |
3117 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T50,T51,T52 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T26 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T26 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T26 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T26 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T26 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T26 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
22121473 |
0 |
0 |
| T1 |
10096 |
198 |
0 |
0 |
| T2 |
15169 |
204 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
0 |
0 |
0 |
| T7 |
0 |
108 |
0 |
0 |
| T17 |
0 |
771 |
0 |
0 |
| T26 |
8765 |
1563 |
0 |
0 |
| T27 |
21411 |
534 |
0 |
0 |
| T28 |
10864 |
208 |
0 |
0 |
| T29 |
0 |
959 |
0 |
0 |
| T30 |
0 |
110100 |
0 |
0 |
| T32 |
0 |
197 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
22121473 |
0 |
0 |
| T1 |
10096 |
198 |
0 |
0 |
| T2 |
15169 |
204 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
0 |
0 |
0 |
| T7 |
0 |
108 |
0 |
0 |
| T17 |
0 |
771 |
0 |
0 |
| T26 |
8765 |
1563 |
0 |
0 |
| T27 |
21411 |
534 |
0 |
0 |
| T28 |
10864 |
208 |
0 |
0 |
| T29 |
0 |
959 |
0 |
0 |
| T30 |
0 |
110100 |
0 |
0 |
| T32 |
0 |
197 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
33310971 |
0 |
0 |
| T1 |
10096 |
38 |
0 |
0 |
| T2 |
15169 |
50 |
0 |
0 |
| T3 |
7544 |
10 |
0 |
0 |
| T4 |
223125 |
6836 |
0 |
0 |
| T26 |
8765 |
13 |
0 |
0 |
| T27 |
21411 |
151 |
0 |
0 |
| T28 |
10864 |
32 |
0 |
0 |
| T33 |
7635 |
10 |
0 |
0 |
| T34 |
7083 |
11 |
0 |
0 |
| T35 |
30629 |
3 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2851 |
2851 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
44026802 |
0 |
0 |
| T1 |
10096 |
167 |
0 |
0 |
| T2 |
15169 |
227 |
0 |
0 |
| T3 |
7544 |
10 |
0 |
0 |
| T4 |
223125 |
30761 |
0 |
0 |
| T26 |
8765 |
13 |
0 |
0 |
| T27 |
21411 |
151 |
0 |
0 |
| T28 |
10864 |
127 |
0 |
0 |
| T33 |
7635 |
10 |
0 |
0 |
| T34 |
7083 |
61 |
0 |
0 |
| T35 |
30629 |
3 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2851 |
2851 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
879168 |
0 |
0 |
| T1 |
10096 |
15 |
0 |
0 |
| T2 |
15169 |
27 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
1281 |
0 |
0 |
| T19 |
0 |
13 |
0 |
0 |
| T26 |
8765 |
0 |
0 |
0 |
| T27 |
21411 |
71 |
0 |
0 |
| T28 |
10864 |
9 |
0 |
0 |
| T30 |
0 |
16480 |
0 |
0 |
| T32 |
0 |
22 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T75 |
0 |
16 |
0 |
0 |
| T76 |
0 |
14 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2851 |
2851 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
1731221 |
0 |
0 |
| T1 |
10096 |
74 |
0 |
0 |
| T2 |
15169 |
140 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
5801 |
0 |
0 |
| T19 |
0 |
55 |
0 |
0 |
| T26 |
8765 |
0 |
0 |
0 |
| T27 |
21411 |
71 |
0 |
0 |
| T28 |
10864 |
58 |
0 |
0 |
| T30 |
0 |
16480 |
0 |
0 |
| T32 |
0 |
22 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T75 |
0 |
16 |
0 |
0 |
| T76 |
0 |
14 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2851 |
2851 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
32365120 |
0 |
0 |
| T1 |
10096 |
23 |
0 |
0 |
| T2 |
15169 |
23 |
0 |
0 |
| T3 |
7544 |
10 |
0 |
0 |
| T4 |
223125 |
5555 |
0 |
0 |
| T26 |
8765 |
13 |
0 |
0 |
| T27 |
21411 |
80 |
0 |
0 |
| T28 |
10864 |
23 |
0 |
0 |
| T33 |
7635 |
10 |
0 |
0 |
| T34 |
7083 |
11 |
0 |
0 |
| T35 |
30629 |
3 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2851 |
2851 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
42295581 |
0 |
0 |
| T1 |
10096 |
93 |
0 |
0 |
| T2 |
15169 |
87 |
0 |
0 |
| T3 |
7544 |
10 |
0 |
0 |
| T4 |
223125 |
24960 |
0 |
0 |
| T26 |
8765 |
13 |
0 |
0 |
| T27 |
21411 |
80 |
0 |
0 |
| T28 |
10864 |
69 |
0 |
0 |
| T33 |
7635 |
10 |
0 |
0 |
| T34 |
7083 |
61 |
0 |
0 |
| T35 |
30629 |
3 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
505505715 |
505239893 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2851 |
2851 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T26 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
1671226 |
0 |
0 |
| T1 |
10096 |
74 |
0 |
0 |
| T2 |
15169 |
140 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
5801 |
0 |
0 |
| T19 |
0 |
55 |
0 |
0 |
| T26 |
8765 |
0 |
0 |
0 |
| T27 |
21411 |
71 |
0 |
0 |
| T28 |
10864 |
58 |
0 |
0 |
| T30 |
0 |
16480 |
0 |
0 |
| T32 |
0 |
22 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T75 |
0 |
16 |
0 |
0 |
| T76 |
0 |
14 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
1671226 |
0 |
0 |
| T1 |
10096 |
74 |
0 |
0 |
| T2 |
15169 |
140 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
5801 |
0 |
0 |
| T19 |
0 |
55 |
0 |
0 |
| T26 |
8765 |
0 |
0 |
0 |
| T27 |
21411 |
71 |
0 |
0 |
| T28 |
10864 |
58 |
0 |
0 |
| T30 |
0 |
16480 |
0 |
0 |
| T32 |
0 |
22 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T75 |
0 |
16 |
0 |
0 |
| T76 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T27 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T27 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T27 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
573782 |
0 |
0 |
| T1 |
10096 |
5 |
0 |
0 |
| T2 |
15169 |
16 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
0 |
0 |
0 |
| T19 |
0 |
13 |
0 |
0 |
| T26 |
8765 |
0 |
0 |
0 |
| T27 |
21411 |
71 |
0 |
0 |
| T28 |
10864 |
3 |
0 |
0 |
| T30 |
0 |
16480 |
0 |
0 |
| T32 |
0 |
14 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T75 |
0 |
16 |
0 |
0 |
| T76 |
0 |
14 |
0 |
0 |
| T77 |
0 |
17 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
573782 |
0 |
0 |
| T1 |
10096 |
5 |
0 |
0 |
| T2 |
15169 |
16 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
0 |
0 |
0 |
| T19 |
0 |
13 |
0 |
0 |
| T26 |
8765 |
0 |
0 |
0 |
| T27 |
21411 |
71 |
0 |
0 |
| T28 |
10864 |
3 |
0 |
0 |
| T30 |
0 |
16480 |
0 |
0 |
| T32 |
0 |
14 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T75 |
0 |
16 |
0 |
0 |
| T76 |
0 |
14 |
0 |
0 |
| T77 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T28 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T28 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T27 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T27 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T27 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T28 |
| 1 | 0 | Covered | T1,T2,T27 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T27 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T27 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T27 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
1121252 |
0 |
0 |
| T1 |
10096 |
30 |
0 |
0 |
| T2 |
15169 |
86 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
0 |
0 |
0 |
| T19 |
0 |
55 |
0 |
0 |
| T26 |
8765 |
0 |
0 |
0 |
| T27 |
21411 |
71 |
0 |
0 |
| T28 |
10864 |
23 |
0 |
0 |
| T30 |
0 |
16480 |
0 |
0 |
| T32 |
0 |
14 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T75 |
0 |
16 |
0 |
0 |
| T76 |
0 |
14 |
0 |
0 |
| T77 |
0 |
17 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
503426568 |
0 |
0 |
| T1 |
10096 |
10006 |
0 |
0 |
| T2 |
15169 |
15100 |
0 |
0 |
| T3 |
7544 |
7459 |
0 |
0 |
| T4 |
223125 |
223070 |
0 |
0 |
| T26 |
8765 |
8711 |
0 |
0 |
| T27 |
21411 |
21325 |
0 |
0 |
| T28 |
10864 |
10806 |
0 |
0 |
| T33 |
7635 |
7556 |
0 |
0 |
| T34 |
7083 |
7015 |
0 |
0 |
| T35 |
30629 |
29787 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
503634840 |
1121252 |
0 |
0 |
| T1 |
10096 |
30 |
0 |
0 |
| T2 |
15169 |
86 |
0 |
0 |
| T3 |
7544 |
0 |
0 |
0 |
| T4 |
223125 |
0 |
0 |
0 |
| T19 |
0 |
55 |
0 |
0 |
| T26 |
8765 |
0 |
0 |
0 |
| T27 |
21411 |
71 |
0 |
0 |
| T28 |
10864 |
23 |
0 |
0 |
| T30 |
0 |
16480 |
0 |
0 |
| T32 |
0 |
14 |
0 |
0 |
| T33 |
7635 |
0 |
0 |
0 |
| T34 |
7083 |
0 |
0 |
0 |
| T35 |
30629 |
0 |
0 |
0 |
| T75 |
0 |
16 |
0 |
0 |
| T76 |
0 |
14 |
0 |
0 |
| T77 |
0 |
17 |
0 |
0 |