dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.86 100.00 71.43 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.06 100.00 88.24 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.86 100.00 71.43 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.06 100.00 88.24 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions141071.43
Logical141071.43
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T6,T44
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T28

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT63,T78
110Not Covered
111CoveredT1,T2,T28

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T28
110Not Covered
111CoveredT1,T2,T28

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T28
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 503634840 144006280 0 0
DepthKnown_A 503634840 503426568 0 0
RvalidKnown_A 503634840 503426568 0 0
WreadyKnown_A 503634840 503426568 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 503634840 144006280 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 144006280 0 0
T1 10096 572 0 0
T2 15169 571 0 0
T3 7544 0 0 0
T4 223125 0 0 0
T5 0 488616 0 0
T6 0 216947 0 0
T17 0 564 0 0
T26 8765 0 0 0
T27 21411 0 0 0
T28 10864 581 0 0
T29 0 563 0 0
T32 0 564 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0
T43 0 439770 0 0
T77 0 558 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 144006280 0 0
T1 10096 572 0 0
T2 15169 571 0 0
T3 7544 0 0 0
T4 223125 0 0 0
T5 0 488616 0 0
T6 0 216947 0 0
T17 0 564 0 0
T26 8765 0 0 0
T27 21411 0 0 0
T28 10864 581 0 0
T29 0 563 0 0
T32 0 564 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0
T43 0 439770 0 0
T77 0 558 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions141071.43
Logical141071.43
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T6,T44
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT61,T62,T79
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT1,T2,T26

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 503634840 285549045 0 0
DepthKnown_A 503634840 503426568 0 0
RvalidKnown_A 503634840 503426568 0 0
WreadyKnown_A 503634840 503426568 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 503634840 285549045 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 285549045 0 0
T1 10096 700 0 0
T2 15169 2043 0 0
T3 7544 2084 0 0
T4 223125 0 0 0
T26 8765 717 0 0
T27 21411 10709 0 0
T28 10864 397 0 0
T30 0 527849 0 0
T33 7635 2218 0 0
T34 7083 1199 0 0
T35 30629 0 0 0
T58 0 3117 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 285549045 0 0
T1 10096 700 0 0
T2 15169 2043 0 0
T3 7544 2084 0 0
T4 223125 0 0 0
T26 8765 717 0 0
T27 21411 10709 0 0
T28 10864 397 0 0
T30 0 527849 0 0
T33 7635 2218 0 0
T34 7083 1199 0 0
T35 30629 0 0 0
T58 0 3117 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT50,T51,T52
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T26

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T26

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T26
110Not Covered
111CoveredT1,T2,T27

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T26
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T26


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T26
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 503634840 22121473 0 0
DepthKnown_A 503634840 503426568 0 0
RvalidKnown_A 503634840 503426568 0 0
WreadyKnown_A 503634840 503426568 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 503634840 22121473 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 22121473 0 0
T1 10096 198 0 0
T2 15169 204 0 0
T3 7544 0 0 0
T4 223125 0 0 0
T7 0 108 0 0
T17 0 771 0 0
T26 8765 1563 0 0
T27 21411 534 0 0
T28 10864 208 0 0
T29 0 959 0 0
T30 0 110100 0 0
T32 0 197 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 22121473 0 0
T1 10096 198 0 0
T2 15169 204 0 0
T3 7544 0 0 0
T4 223125 0 0 0
T7 0 108 0 0
T17 0 771 0 0
T26 8765 1563 0 0
T27 21411 534 0 0
T28 10864 208 0 0
T29 0 959 0 0
T30 0 110100 0 0
T32 0 197 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 505505715 33310971 0 0
DepthKnown_A 505505715 505239893 0 0
RvalidKnown_A 505505715 505239893 0 0
WreadyKnown_A 505505715 505239893 0 0
gen_passthru_fifo.paramCheckPass 2851 2851 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 33310971 0 0
T1 10096 38 0 0
T2 15169 50 0 0
T3 7544 10 0 0
T4 223125 6836 0 0
T26 8765 13 0 0
T27 21411 151 0 0
T28 10864 32 0 0
T33 7635 10 0 0
T34 7083 11 0 0
T35 30629 3 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2851 2851 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T33 1 1 0 0
T34 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 505505715 44026802 0 0
DepthKnown_A 505505715 505239893 0 0
RvalidKnown_A 505505715 505239893 0 0
WreadyKnown_A 505505715 505239893 0 0
gen_passthru_fifo.paramCheckPass 2851 2851 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 44026802 0 0
T1 10096 167 0 0
T2 15169 227 0 0
T3 7544 10 0 0
T4 223125 30761 0 0
T26 8765 13 0 0
T27 21411 151 0 0
T28 10864 127 0 0
T33 7635 10 0 0
T34 7083 61 0 0
T35 30629 3 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2851 2851 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T33 1 1 0 0
T34 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 505505715 879168 0 0
DepthKnown_A 505505715 505239893 0 0
RvalidKnown_A 505505715 505239893 0 0
WreadyKnown_A 505505715 505239893 0 0
gen_passthru_fifo.paramCheckPass 2851 2851 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 879168 0 0
T1 10096 15 0 0
T2 15169 27 0 0
T3 7544 0 0 0
T4 223125 1281 0 0
T19 0 13 0 0
T26 8765 0 0 0
T27 21411 71 0 0
T28 10864 9 0 0
T30 0 16480 0 0
T32 0 22 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0
T75 0 16 0 0
T76 0 14 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2851 2851 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T33 1 1 0 0
T34 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 505505715 1731221 0 0
DepthKnown_A 505505715 505239893 0 0
RvalidKnown_A 505505715 505239893 0 0
WreadyKnown_A 505505715 505239893 0 0
gen_passthru_fifo.paramCheckPass 2851 2851 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 1731221 0 0
T1 10096 74 0 0
T2 15169 140 0 0
T3 7544 0 0 0
T4 223125 5801 0 0
T19 0 55 0 0
T26 8765 0 0 0
T27 21411 71 0 0
T28 10864 58 0 0
T30 0 16480 0 0
T32 0 22 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0
T75 0 16 0 0
T76 0 14 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2851 2851 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T33 1 1 0 0
T34 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 505505715 32365120 0 0
DepthKnown_A 505505715 505239893 0 0
RvalidKnown_A 505505715 505239893 0 0
WreadyKnown_A 505505715 505239893 0 0
gen_passthru_fifo.paramCheckPass 2851 2851 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 32365120 0 0
T1 10096 23 0 0
T2 15169 23 0 0
T3 7544 10 0 0
T4 223125 5555 0 0
T26 8765 13 0 0
T27 21411 80 0 0
T28 10864 23 0 0
T33 7635 10 0 0
T34 7083 11 0 0
T35 30629 3 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2851 2851 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T33 1 1 0 0
T34 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 505505715 42295581 0 0
DepthKnown_A 505505715 505239893 0 0
RvalidKnown_A 505505715 505239893 0 0
WreadyKnown_A 505505715 505239893 0 0
gen_passthru_fifo.paramCheckPass 2851 2851 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 42295581 0 0
T1 10096 93 0 0
T2 15169 87 0 0
T3 7544 10 0 0
T4 223125 24960 0 0
T26 8765 13 0 0
T27 21411 80 0 0
T28 10864 69 0 0
T33 7635 10 0 0
T34 7083 61 0 0
T35 30629 3 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 505505715 505239893 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2851 2851 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T33 1 1 0 0
T34 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T4
110Not Covered
111CoveredT1,T2,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 503634840 1671226 0 0
DepthKnown_A 503634840 503426568 0 0
RvalidKnown_A 503634840 503426568 0 0
WreadyKnown_A 503634840 503426568 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 503634840 1671226 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 1671226 0 0
T1 10096 74 0 0
T2 15169 140 0 0
T3 7544 0 0 0
T4 223125 5801 0 0
T19 0 55 0 0
T26 8765 0 0 0
T27 21411 71 0 0
T28 10864 58 0 0
T30 0 16480 0 0
T32 0 22 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0
T75 0 16 0 0
T76 0 14 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 1671226 0 0
T1 10096 74 0 0
T2 15169 140 0 0
T3 7544 0 0 0
T4 223125 5801 0 0
T19 0 55 0 0
T26 8765 0 0 0
T27 21411 71 0 0
T28 10864 58 0 0
T30 0 16480 0 0
T32 0 22 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0
T75 0 16 0 0
T76 0 14 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T27
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T27

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T27

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T2,T27

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T27
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T27


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T27
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 503634840 573782 0 0
DepthKnown_A 503634840 503426568 0 0
RvalidKnown_A 503634840 503426568 0 0
WreadyKnown_A 503634840 503426568 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 503634840 573782 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 573782 0 0
T1 10096 5 0 0
T2 15169 16 0 0
T3 7544 0 0 0
T4 223125 0 0 0
T19 0 13 0 0
T26 8765 0 0 0
T27 21411 71 0 0
T28 10864 3 0 0
T30 0 16480 0 0
T32 0 14 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0
T75 0 16 0 0
T76 0 14 0 0
T77 0 17 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 573782 0 0
T1 10096 5 0 0
T2 15169 16 0 0
T3 7544 0 0 0
T4 223125 0 0 0
T19 0 13 0 0
T26 8765 0 0 0
T27 21411 71 0 0
T28 10864 3 0 0
T30 0 16480 0 0
T32 0 14 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0
T75 0 16 0 0
T76 0 14 0 0
T77 0 17 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T28
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T27

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T27

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T28
110Not Covered
111CoveredT1,T2,T27

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T27

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T27

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T28
10CoveredT1,T2,T27
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T27
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T27
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T27


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T27
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 503634840 1121252 0 0
DepthKnown_A 503634840 503426568 0 0
RvalidKnown_A 503634840 503426568 0 0
WreadyKnown_A 503634840 503426568 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 503634840 1121252 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 1121252 0 0
T1 10096 30 0 0
T2 15169 86 0 0
T3 7544 0 0 0
T4 223125 0 0 0
T19 0 55 0 0
T26 8765 0 0 0
T27 21411 71 0 0
T28 10864 23 0 0
T30 0 16480 0 0
T32 0 14 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0
T75 0 16 0 0
T76 0 14 0 0
T77 0 17 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 503426568 0 0
T1 10096 10006 0 0
T2 15169 15100 0 0
T3 7544 7459 0 0
T4 223125 223070 0 0
T26 8765 8711 0 0
T27 21411 21325 0 0
T28 10864 10806 0 0
T33 7635 7556 0 0
T34 7083 7015 0 0
T35 30629 29787 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 503634840 1121252 0 0
T1 10096 30 0 0
T2 15169 86 0 0
T3 7544 0 0 0
T4 223125 0 0 0
T19 0 55 0 0
T26 8765 0 0 0
T27 21411 71 0 0
T28 10864 23 0 0
T30 0 16480 0 0
T32 0 14 0 0
T33 7635 0 0 0
T34 7083 0 0 0
T35 30629 0 0 0
T75 0 16 0 0
T76 0 14 0 0
T77 0 17 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%