Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T30 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T57,T58,T77 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T28 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T28 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T28 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
144040059 |
0 |
0 |
T1 |
217776 |
212110 |
0 |
0 |
T2 |
7168 |
563 |
0 |
0 |
T3 |
7690 |
0 |
0 |
0 |
T4 |
673340 |
665276 |
0 |
0 |
T5 |
336435 |
0 |
0 |
0 |
T17 |
0 |
436919 |
0 |
0 |
T19 |
0 |
11132 |
0 |
0 |
T22 |
0 |
567 |
0 |
0 |
T27 |
8824 |
0 |
0 |
0 |
T28 |
12587 |
578 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
284267 |
0 |
0 |
T35 |
7859 |
0 |
0 |
0 |
T78 |
0 |
579 |
0 |
0 |
T79 |
0 |
729 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
144040059 |
0 |
0 |
T1 |
217776 |
212110 |
0 |
0 |
T2 |
7168 |
563 |
0 |
0 |
T3 |
7690 |
0 |
0 |
0 |
T4 |
673340 |
665276 |
0 |
0 |
T5 |
336435 |
0 |
0 |
0 |
T17 |
0 |
436919 |
0 |
0 |
T19 |
0 |
11132 |
0 |
0 |
T22 |
0 |
567 |
0 |
0 |
T27 |
8824 |
0 |
0 |
0 |
T28 |
12587 |
578 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
284267 |
0 |
0 |
T35 |
7859 |
0 |
0 |
0 |
T78 |
0 |
579 |
0 |
0 |
T79 |
0 |
729 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T30 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T35 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T59,T80 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T35 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T35 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T35 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
287763794 |
0 |
0 |
T1 |
217776 |
212046 |
0 |
0 |
T2 |
7168 |
0 |
0 |
0 |
T3 |
7690 |
307 |
0 |
0 |
T4 |
673340 |
665210 |
0 |
0 |
T5 |
336435 |
0 |
0 |
0 |
T27 |
8824 |
1627 |
0 |
0 |
T28 |
12587 |
1500 |
0 |
0 |
T29 |
8581 |
2424 |
0 |
0 |
T30 |
292793 |
284211 |
0 |
0 |
T31 |
0 |
2688 |
0 |
0 |
T32 |
0 |
300 |
0 |
0 |
T35 |
7859 |
1077 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
287763794 |
0 |
0 |
T1 |
217776 |
212046 |
0 |
0 |
T2 |
7168 |
0 |
0 |
0 |
T3 |
7690 |
307 |
0 |
0 |
T4 |
673340 |
665210 |
0 |
0 |
T5 |
336435 |
0 |
0 |
0 |
T27 |
8824 |
1627 |
0 |
0 |
T28 |
12587 |
1500 |
0 |
0 |
T29 |
8581 |
2424 |
0 |
0 |
T30 |
292793 |
284211 |
0 |
0 |
T31 |
0 |
2688 |
0 |
0 |
T32 |
0 |
300 |
0 |
0 |
T35 |
7859 |
1077 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T47,T48 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
24139526 |
0 |
0 |
T1 |
217776 |
1879 |
0 |
0 |
T2 |
7168 |
822 |
0 |
0 |
T3 |
7690 |
91 |
0 |
0 |
T4 |
673340 |
3254 |
0 |
0 |
T5 |
336435 |
0 |
0 |
0 |
T27 |
8824 |
103 |
0 |
0 |
T28 |
12587 |
206 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
2177 |
0 |
0 |
T32 |
0 |
1566 |
0 |
0 |
T33 |
0 |
116 |
0 |
0 |
T34 |
0 |
108 |
0 |
0 |
T35 |
7859 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
24139526 |
0 |
0 |
T1 |
217776 |
1879 |
0 |
0 |
T2 |
7168 |
822 |
0 |
0 |
T3 |
7690 |
91 |
0 |
0 |
T4 |
673340 |
3254 |
0 |
0 |
T5 |
336435 |
0 |
0 |
0 |
T27 |
8824 |
103 |
0 |
0 |
T28 |
12587 |
206 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
2177 |
0 |
0 |
T32 |
0 |
1566 |
0 |
0 |
T33 |
0 |
116 |
0 |
0 |
T34 |
0 |
108 |
0 |
0 |
T35 |
7859 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
30124657 |
0 |
0 |
T1 |
217776 |
30124 |
0 |
0 |
T2 |
7168 |
9 |
0 |
0 |
T3 |
7690 |
12 |
0 |
0 |
T4 |
673340 |
94286 |
0 |
0 |
T5 |
336435 |
11337 |
0 |
0 |
T27 |
8824 |
24 |
0 |
0 |
T28 |
12587 |
43 |
0 |
0 |
T29 |
8581 |
10 |
0 |
0 |
T30 |
292793 |
40345 |
0 |
0 |
T35 |
7859 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2856 |
2856 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
41517262 |
0 |
0 |
T1 |
217776 |
30124 |
0 |
0 |
T2 |
7168 |
27 |
0 |
0 |
T3 |
7690 |
12 |
0 |
0 |
T4 |
673340 |
94286 |
0 |
0 |
T5 |
336435 |
51138 |
0 |
0 |
T27 |
8824 |
100 |
0 |
0 |
T28 |
12587 |
190 |
0 |
0 |
T29 |
8581 |
10 |
0 |
0 |
T30 |
292793 |
40345 |
0 |
0 |
T35 |
7859 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2856 |
2856 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
882380 |
0 |
0 |
T4 |
673340 |
0 |
0 |
0 |
T5 |
336435 |
1840 |
0 |
0 |
T16 |
0 |
167 |
0 |
0 |
T19 |
0 |
10 |
0 |
0 |
T22 |
0 |
22 |
0 |
0 |
T27 |
8824 |
11 |
0 |
0 |
T28 |
12587 |
20 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
0 |
0 |
0 |
T31 |
9297 |
0 |
0 |
0 |
T32 |
8091 |
0 |
0 |
0 |
T33 |
10152 |
0 |
0 |
0 |
T34 |
11862 |
0 |
0 |
0 |
T72 |
0 |
20 |
0 |
0 |
T73 |
0 |
25 |
0 |
0 |
T74 |
0 |
6 |
0 |
0 |
T75 |
0 |
21 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2856 |
2856 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
1808327 |
0 |
0 |
T4 |
673340 |
0 |
0 |
0 |
T5 |
336435 |
8212 |
0 |
0 |
T16 |
0 |
167 |
0 |
0 |
T19 |
0 |
10 |
0 |
0 |
T22 |
0 |
22 |
0 |
0 |
T27 |
8824 |
37 |
0 |
0 |
T28 |
12587 |
93 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
0 |
0 |
0 |
T31 |
9297 |
0 |
0 |
0 |
T32 |
8091 |
0 |
0 |
0 |
T33 |
10152 |
0 |
0 |
0 |
T34 |
11862 |
0 |
0 |
0 |
T72 |
0 |
85 |
0 |
0 |
T73 |
0 |
25 |
0 |
0 |
T74 |
0 |
6 |
0 |
0 |
T75 |
0 |
21 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2856 |
2856 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
29177272 |
0 |
0 |
T1 |
217776 |
30124 |
0 |
0 |
T2 |
7168 |
9 |
0 |
0 |
T3 |
7690 |
12 |
0 |
0 |
T4 |
673340 |
94286 |
0 |
0 |
T5 |
336435 |
9497 |
0 |
0 |
T27 |
8824 |
13 |
0 |
0 |
T28 |
12587 |
23 |
0 |
0 |
T29 |
8581 |
10 |
0 |
0 |
T30 |
292793 |
40345 |
0 |
0 |
T35 |
7859 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2856 |
2856 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
39708935 |
0 |
0 |
T1 |
217776 |
30124 |
0 |
0 |
T2 |
7168 |
27 |
0 |
0 |
T3 |
7690 |
12 |
0 |
0 |
T4 |
673340 |
94286 |
0 |
0 |
T5 |
336435 |
42926 |
0 |
0 |
T27 |
8824 |
63 |
0 |
0 |
T28 |
12587 |
97 |
0 |
0 |
T29 |
8581 |
10 |
0 |
0 |
T30 |
292793 |
40345 |
0 |
0 |
T35 |
7859 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
507426063 |
507166063 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2856 |
2856 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T28,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T27,T28,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T27,T28,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T27,T28,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T27,T28,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T27,T28,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T27,T28,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T28,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
1763342 |
0 |
0 |
T4 |
673340 |
0 |
0 |
0 |
T5 |
336435 |
8212 |
0 |
0 |
T16 |
0 |
167 |
0 |
0 |
T19 |
0 |
10 |
0 |
0 |
T22 |
0 |
22 |
0 |
0 |
T27 |
8824 |
37 |
0 |
0 |
T28 |
12587 |
93 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
0 |
0 |
0 |
T31 |
9297 |
0 |
0 |
0 |
T32 |
8091 |
0 |
0 |
0 |
T33 |
10152 |
0 |
0 |
0 |
T34 |
11862 |
0 |
0 |
0 |
T72 |
0 |
85 |
0 |
0 |
T73 |
0 |
25 |
0 |
0 |
T74 |
0 |
6 |
0 |
0 |
T75 |
0 |
21 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
1763342 |
0 |
0 |
T4 |
673340 |
0 |
0 |
0 |
T5 |
336435 |
8212 |
0 |
0 |
T16 |
0 |
167 |
0 |
0 |
T19 |
0 |
10 |
0 |
0 |
T22 |
0 |
22 |
0 |
0 |
T27 |
8824 |
37 |
0 |
0 |
T28 |
12587 |
93 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
0 |
0 |
0 |
T31 |
9297 |
0 |
0 |
0 |
T32 |
8091 |
0 |
0 |
0 |
T33 |
10152 |
0 |
0 |
0 |
T34 |
11862 |
0 |
0 |
0 |
T72 |
0 |
85 |
0 |
0 |
T73 |
0 |
25 |
0 |
0 |
T74 |
0 |
6 |
0 |
0 |
T75 |
0 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T28,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T27,T28,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T27,T28,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T27,T28,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T27,T28,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T27,T28,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T28,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
585351 |
0 |
0 |
T4 |
673340 |
0 |
0 |
0 |
T5 |
336435 |
0 |
0 |
0 |
T16 |
0 |
167 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T27 |
8824 |
11 |
0 |
0 |
T28 |
12587 |
12 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
0 |
0 |
0 |
T31 |
9297 |
0 |
0 |
0 |
T32 |
8091 |
0 |
0 |
0 |
T33 |
10152 |
0 |
0 |
0 |
T34 |
11862 |
0 |
0 |
0 |
T53 |
0 |
48 |
0 |
0 |
T72 |
0 |
7 |
0 |
0 |
T73 |
0 |
17 |
0 |
0 |
T74 |
0 |
6 |
0 |
0 |
T75 |
0 |
15 |
0 |
0 |
T76 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
585351 |
0 |
0 |
T4 |
673340 |
0 |
0 |
0 |
T5 |
336435 |
0 |
0 |
0 |
T16 |
0 |
167 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T27 |
8824 |
11 |
0 |
0 |
T28 |
12587 |
12 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
0 |
0 |
0 |
T31 |
9297 |
0 |
0 |
0 |
T32 |
8091 |
0 |
0 |
0 |
T33 |
10152 |
0 |
0 |
0 |
T34 |
11862 |
0 |
0 |
0 |
T53 |
0 |
48 |
0 |
0 |
T72 |
0 |
7 |
0 |
0 |
T73 |
0 |
17 |
0 |
0 |
T74 |
0 |
6 |
0 |
0 |
T75 |
0 |
15 |
0 |
0 |
T76 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T28,T72 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T27,T28,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T27,T28,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T27,T28,T72 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T27,T28,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T27,T28,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T27,T28,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T28,T72 |
1 | 0 | Covered | T27,T28,T16 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T27,T28,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T28,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T27,T28,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T27,T28,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
1216070 |
0 |
0 |
T4 |
673340 |
0 |
0 |
0 |
T5 |
336435 |
0 |
0 |
0 |
T16 |
0 |
167 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T27 |
8824 |
37 |
0 |
0 |
T28 |
12587 |
56 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
0 |
0 |
0 |
T31 |
9297 |
0 |
0 |
0 |
T32 |
8091 |
0 |
0 |
0 |
T33 |
10152 |
0 |
0 |
0 |
T34 |
11862 |
0 |
0 |
0 |
T53 |
0 |
48 |
0 |
0 |
T72 |
0 |
21 |
0 |
0 |
T73 |
0 |
17 |
0 |
0 |
T74 |
0 |
6 |
0 |
0 |
T75 |
0 |
15 |
0 |
0 |
T76 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
505617423 |
0 |
0 |
T1 |
217776 |
217721 |
0 |
0 |
T2 |
7168 |
7090 |
0 |
0 |
T3 |
7690 |
7608 |
0 |
0 |
T4 |
673340 |
673256 |
0 |
0 |
T5 |
336435 |
336369 |
0 |
0 |
T27 |
8824 |
8772 |
0 |
0 |
T28 |
12587 |
12522 |
0 |
0 |
T29 |
8581 |
8501 |
0 |
0 |
T30 |
292793 |
292721 |
0 |
0 |
T35 |
7859 |
7769 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
505823629 |
1216070 |
0 |
0 |
T4 |
673340 |
0 |
0 |
0 |
T5 |
336435 |
0 |
0 |
0 |
T16 |
0 |
167 |
0 |
0 |
T22 |
0 |
11 |
0 |
0 |
T27 |
8824 |
37 |
0 |
0 |
T28 |
12587 |
56 |
0 |
0 |
T29 |
8581 |
0 |
0 |
0 |
T30 |
292793 |
0 |
0 |
0 |
T31 |
9297 |
0 |
0 |
0 |
T32 |
8091 |
0 |
0 |
0 |
T33 |
10152 |
0 |
0 |
0 |
T34 |
11862 |
0 |
0 |
0 |
T53 |
0 |
48 |
0 |
0 |
T72 |
0 |
21 |
0 |
0 |
T73 |
0 |
17 |
0 |
0 |
T74 |
0 |
6 |
0 |
0 |
T75 |
0 |
15 |
0 |
0 |
T76 |
0 |
16 |
0 |
0 |