Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T62,T80 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T19 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
144205958 |
0 |
0 |
T1 |
7410 |
562 |
0 |
0 |
T2 |
8966 |
571 |
0 |
0 |
T3 |
21533 |
15547 |
0 |
0 |
T4 |
0 |
183460 |
0 |
0 |
T5 |
0 |
223238 |
0 |
0 |
T6 |
0 |
520907 |
0 |
0 |
T7 |
211205 |
0 |
0 |
0 |
T17 |
46008 |
0 |
0 |
0 |
T18 |
16124 |
0 |
0 |
0 |
T19 |
10920 |
565 |
0 |
0 |
T20 |
7123 |
572 |
0 |
0 |
T21 |
57892 |
0 |
0 |
0 |
T22 |
44292 |
0 |
0 |
0 |
T41 |
0 |
735547 |
0 |
0 |
T79 |
0 |
354769 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
144205958 |
0 |
0 |
T1 |
7410 |
562 |
0 |
0 |
T2 |
8966 |
571 |
0 |
0 |
T3 |
21533 |
15547 |
0 |
0 |
T4 |
0 |
183460 |
0 |
0 |
T5 |
0 |
223238 |
0 |
0 |
T6 |
0 |
520907 |
0 |
0 |
T7 |
211205 |
0 |
0 |
0 |
T17 |
46008 |
0 |
0 |
0 |
T18 |
16124 |
0 |
0 |
0 |
T19 |
10920 |
565 |
0 |
0 |
T20 |
7123 |
572 |
0 |
0 |
T21 |
57892 |
0 |
0 |
0 |
T22 |
44292 |
0 |
0 |
0 |
T41 |
0 |
735547 |
0 |
0 |
T79 |
0 |
354769 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T61,T63,T81 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T7,T17 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
289874134 |
0 |
0 |
T2 |
8966 |
1008 |
0 |
0 |
T3 |
21533 |
14916 |
0 |
0 |
T7 |
211205 |
331 |
0 |
0 |
T17 |
46008 |
18060 |
0 |
0 |
T18 |
16124 |
9030 |
0 |
0 |
T19 |
10920 |
1392 |
0 |
0 |
T20 |
7123 |
0 |
0 |
0 |
T21 |
57892 |
20235 |
0 |
0 |
T22 |
44292 |
16567 |
0 |
0 |
T23 |
7286 |
310 |
0 |
0 |
T78 |
0 |
765 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
289874134 |
0 |
0 |
T2 |
8966 |
1008 |
0 |
0 |
T3 |
21533 |
14916 |
0 |
0 |
T7 |
211205 |
331 |
0 |
0 |
T17 |
46008 |
18060 |
0 |
0 |
T18 |
16124 |
9030 |
0 |
0 |
T19 |
10920 |
1392 |
0 |
0 |
T20 |
7123 |
0 |
0 |
0 |
T21 |
57892 |
20235 |
0 |
0 |
T22 |
44292 |
16567 |
0 |
0 |
T23 |
7286 |
310 |
0 |
0 |
T78 |
0 |
765 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T52,T53,T54 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T7,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
21903722 |
0 |
0 |
T1 |
7410 |
1092 |
0 |
0 |
T2 |
8966 |
197 |
0 |
0 |
T3 |
21533 |
0 |
0 |
0 |
T7 |
211205 |
113 |
0 |
0 |
T17 |
46008 |
1066 |
0 |
0 |
T18 |
16124 |
346 |
0 |
0 |
T19 |
10920 |
197 |
0 |
0 |
T20 |
7123 |
967 |
0 |
0 |
T21 |
57892 |
1222 |
0 |
0 |
T22 |
44292 |
1068 |
0 |
0 |
T23 |
0 |
96 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
21903722 |
0 |
0 |
T1 |
7410 |
1092 |
0 |
0 |
T2 |
8966 |
197 |
0 |
0 |
T3 |
21533 |
0 |
0 |
0 |
T7 |
211205 |
113 |
0 |
0 |
T17 |
46008 |
1066 |
0 |
0 |
T18 |
16124 |
346 |
0 |
0 |
T19 |
10920 |
197 |
0 |
0 |
T20 |
7123 |
967 |
0 |
0 |
T21 |
57892 |
1222 |
0 |
0 |
T22 |
44292 |
1068 |
0 |
0 |
T23 |
0 |
96 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
32984964 |
0 |
0 |
T1 |
7410 |
13 |
0 |
0 |
T2 |
8966 |
34 |
0 |
0 |
T3 |
21533 |
104 |
0 |
0 |
T7 |
211205 |
128 |
0 |
0 |
T17 |
46008 |
242 |
0 |
0 |
T18 |
16124 |
69 |
0 |
0 |
T19 |
10920 |
41 |
0 |
0 |
T20 |
7123 |
9 |
0 |
0 |
T21 |
57892 |
307 |
0 |
0 |
T22 |
44292 |
229 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2855 |
2855 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
44505540 |
0 |
0 |
T1 |
7410 |
13 |
0 |
0 |
T2 |
8966 |
34 |
0 |
0 |
T3 |
21533 |
505 |
0 |
0 |
T7 |
211205 |
581 |
0 |
0 |
T17 |
46008 |
242 |
0 |
0 |
T18 |
16124 |
69 |
0 |
0 |
T19 |
10920 |
41 |
0 |
0 |
T20 |
7123 |
39 |
0 |
0 |
T21 |
57892 |
1432 |
0 |
0 |
T22 |
44292 |
229 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2855 |
2855 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
856830 |
0 |
0 |
T2 |
8966 |
11 |
0 |
0 |
T3 |
21533 |
20 |
0 |
0 |
T7 |
211205 |
0 |
0 |
0 |
T17 |
46008 |
115 |
0 |
0 |
T18 |
16124 |
48 |
0 |
0 |
T19 |
10920 |
18 |
0 |
0 |
T20 |
7123 |
0 |
0 |
0 |
T21 |
57892 |
129 |
0 |
0 |
T22 |
44292 |
102 |
0 |
0 |
T23 |
7286 |
0 |
0 |
0 |
T30 |
0 |
5997 |
0 |
0 |
T31 |
0 |
288 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2855 |
2855 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
1582867 |
0 |
0 |
T2 |
8966 |
11 |
0 |
0 |
T3 |
21533 |
89 |
0 |
0 |
T7 |
211205 |
0 |
0 |
0 |
T17 |
46008 |
115 |
0 |
0 |
T18 |
16124 |
48 |
0 |
0 |
T19 |
10920 |
18 |
0 |
0 |
T20 |
7123 |
0 |
0 |
0 |
T21 |
57892 |
594 |
0 |
0 |
T22 |
44292 |
102 |
0 |
0 |
T23 |
7286 |
0 |
0 |
0 |
T30 |
0 |
5997 |
0 |
0 |
T31 |
0 |
288 |
0 |
0 |
T78 |
0 |
15 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2855 |
2855 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
32081316 |
0 |
0 |
T1 |
7410 |
13 |
0 |
0 |
T2 |
8966 |
23 |
0 |
0 |
T3 |
21533 |
84 |
0 |
0 |
T7 |
211205 |
128 |
0 |
0 |
T17 |
46008 |
127 |
0 |
0 |
T18 |
16124 |
21 |
0 |
0 |
T19 |
10920 |
23 |
0 |
0 |
T20 |
7123 |
9 |
0 |
0 |
T21 |
57892 |
178 |
0 |
0 |
T22 |
44292 |
127 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2855 |
2855 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
42922673 |
0 |
0 |
T1 |
7410 |
13 |
0 |
0 |
T2 |
8966 |
23 |
0 |
0 |
T3 |
21533 |
416 |
0 |
0 |
T7 |
211205 |
581 |
0 |
0 |
T17 |
46008 |
127 |
0 |
0 |
T18 |
16124 |
21 |
0 |
0 |
T19 |
10920 |
23 |
0 |
0 |
T20 |
7123 |
39 |
0 |
0 |
T21 |
57892 |
838 |
0 |
0 |
T22 |
44292 |
127 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506226726 |
505967613 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2855 |
2855 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T17 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T18,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T17 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T17 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
1532683 |
0 |
0 |
T2 |
8966 |
11 |
0 |
0 |
T3 |
21533 |
89 |
0 |
0 |
T7 |
211205 |
0 |
0 |
0 |
T17 |
46008 |
115 |
0 |
0 |
T18 |
16124 |
48 |
0 |
0 |
T19 |
10920 |
18 |
0 |
0 |
T20 |
7123 |
0 |
0 |
0 |
T21 |
57892 |
594 |
0 |
0 |
T22 |
44292 |
102 |
0 |
0 |
T23 |
7286 |
0 |
0 |
0 |
T30 |
0 |
5997 |
0 |
0 |
T31 |
0 |
288 |
0 |
0 |
T78 |
0 |
15 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
1532683 |
0 |
0 |
T2 |
8966 |
11 |
0 |
0 |
T3 |
21533 |
89 |
0 |
0 |
T7 |
211205 |
0 |
0 |
0 |
T17 |
46008 |
115 |
0 |
0 |
T18 |
16124 |
48 |
0 |
0 |
T19 |
10920 |
18 |
0 |
0 |
T20 |
7123 |
0 |
0 |
0 |
T21 |
57892 |
594 |
0 |
0 |
T22 |
44292 |
102 |
0 |
0 |
T23 |
7286 |
0 |
0 |
0 |
T30 |
0 |
5997 |
0 |
0 |
T31 |
0 |
288 |
0 |
0 |
T78 |
0 |
15 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T17,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T17,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T17,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T17,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T17,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
587819 |
0 |
0 |
T2 |
8966 |
8 |
0 |
0 |
T3 |
21533 |
0 |
0 |
0 |
T7 |
211205 |
0 |
0 |
0 |
T17 |
46008 |
115 |
0 |
0 |
T18 |
16124 |
48 |
0 |
0 |
T19 |
10920 |
11 |
0 |
0 |
T20 |
7123 |
0 |
0 |
0 |
T21 |
57892 |
129 |
0 |
0 |
T22 |
44292 |
102 |
0 |
0 |
T23 |
7286 |
0 |
0 |
0 |
T30 |
0 |
3529 |
0 |
0 |
T31 |
0 |
288 |
0 |
0 |
T41 |
0 |
232 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
587819 |
0 |
0 |
T2 |
8966 |
8 |
0 |
0 |
T3 |
21533 |
0 |
0 |
0 |
T7 |
211205 |
0 |
0 |
0 |
T17 |
46008 |
115 |
0 |
0 |
T18 |
16124 |
48 |
0 |
0 |
T19 |
10920 |
11 |
0 |
0 |
T20 |
7123 |
0 |
0 |
0 |
T21 |
57892 |
129 |
0 |
0 |
T22 |
44292 |
102 |
0 |
0 |
T23 |
7286 |
0 |
0 |
0 |
T30 |
0 |
3529 |
0 |
0 |
T31 |
0 |
288 |
0 |
0 |
T41 |
0 |
232 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T78,T56 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T17,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T18,T19,T21 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T17,T18 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T17,T18 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T17,T18 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T21,T78,T56 |
1 | 0 | Covered | T2,T17,T18 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T17,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T17,T18 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T17,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T17,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
1135352 |
0 |
0 |
T2 |
8966 |
8 |
0 |
0 |
T3 |
21533 |
0 |
0 |
0 |
T7 |
211205 |
0 |
0 |
0 |
T17 |
46008 |
115 |
0 |
0 |
T18 |
16124 |
48 |
0 |
0 |
T19 |
10920 |
11 |
0 |
0 |
T20 |
7123 |
0 |
0 |
0 |
T21 |
57892 |
594 |
0 |
0 |
T22 |
44292 |
102 |
0 |
0 |
T23 |
7286 |
0 |
0 |
0 |
T30 |
0 |
3529 |
0 |
0 |
T31 |
0 |
288 |
0 |
0 |
T41 |
0 |
232 |
0 |
0 |
T78 |
0 |
15 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
504148892 |
0 |
0 |
T1 |
7410 |
7351 |
0 |
0 |
T2 |
8966 |
8896 |
0 |
0 |
T3 |
21533 |
21481 |
0 |
0 |
T7 |
211205 |
211141 |
0 |
0 |
T17 |
46008 |
45929 |
0 |
0 |
T18 |
16124 |
16058 |
0 |
0 |
T19 |
10920 |
10826 |
0 |
0 |
T20 |
7123 |
7069 |
0 |
0 |
T21 |
57892 |
57826 |
0 |
0 |
T22 |
44292 |
44225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504355845 |
1135352 |
0 |
0 |
T2 |
8966 |
8 |
0 |
0 |
T3 |
21533 |
0 |
0 |
0 |
T7 |
211205 |
0 |
0 |
0 |
T17 |
46008 |
115 |
0 |
0 |
T18 |
16124 |
48 |
0 |
0 |
T19 |
10920 |
11 |
0 |
0 |
T20 |
7123 |
0 |
0 |
0 |
T21 |
57892 |
594 |
0 |
0 |
T22 |
44292 |
102 |
0 |
0 |
T23 |
7286 |
0 |
0 |
0 |
T30 |
0 |
3529 |
0 |
0 |
T31 |
0 |
288 |
0 |
0 |
T41 |
0 |
232 |
0 |
0 |
T78 |
0 |
15 |
0 |
0 |