Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T43,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T43,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T64,T83 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T43,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T43,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T17 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T43,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
139446427 |
0 |
0 |
T5 |
191740 |
184096 |
0 |
0 |
T6 |
298372 |
292692 |
0 |
0 |
T7 |
639216 |
0 |
0 |
0 |
T17 |
0 |
189594 |
0 |
0 |
T19 |
0 |
1549 |
0 |
0 |
T22 |
0 |
558 |
0 |
0 |
T23 |
0 |
552 |
0 |
0 |
T32 |
764366 |
0 |
0 |
0 |
T33 |
11387 |
0 |
0 |
0 |
T36 |
8986 |
0 |
0 |
0 |
T42 |
7894 |
0 |
0 |
0 |
T43 |
14306 |
6730 |
0 |
0 |
T48 |
0 |
567 |
0 |
0 |
T70 |
10888 |
0 |
0 |
0 |
T71 |
0 |
529221 |
0 |
0 |
T82 |
2551 |
0 |
0 |
0 |
T84 |
0 |
1214 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
139446427 |
0 |
0 |
T5 |
191740 |
184096 |
0 |
0 |
T6 |
298372 |
292692 |
0 |
0 |
T7 |
639216 |
0 |
0 |
0 |
T17 |
0 |
189594 |
0 |
0 |
T19 |
0 |
1549 |
0 |
0 |
T22 |
0 |
558 |
0 |
0 |
T23 |
0 |
552 |
0 |
0 |
T32 |
764366 |
0 |
0 |
0 |
T33 |
11387 |
0 |
0 |
0 |
T36 |
8986 |
0 |
0 |
0 |
T42 |
7894 |
0 |
0 |
0 |
T43 |
14306 |
6730 |
0 |
0 |
T48 |
0 |
567 |
0 |
0 |
T70 |
10888 |
0 |
0 |
0 |
T71 |
0 |
529221 |
0 |
0 |
T82 |
2551 |
0 |
0 |
0 |
T84 |
0 |
1214 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T43,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T65,T66,T85 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
281968355 |
0 |
0 |
T1 |
9206 |
2372 |
0 |
0 |
T2 |
7576 |
820 |
0 |
0 |
T3 |
11789 |
2283 |
0 |
0 |
T4 |
625499 |
0 |
0 |
0 |
T5 |
0 |
184080 |
0 |
0 |
T28 |
8936 |
1628 |
0 |
0 |
T29 |
12182 |
2366 |
0 |
0 |
T30 |
11644 |
2364 |
0 |
0 |
T31 |
10687 |
1962 |
0 |
0 |
T34 |
7792 |
1073 |
0 |
0 |
T35 |
6805 |
975 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
281968355 |
0 |
0 |
T1 |
9206 |
2372 |
0 |
0 |
T2 |
7576 |
820 |
0 |
0 |
T3 |
11789 |
2283 |
0 |
0 |
T4 |
625499 |
0 |
0 |
0 |
T5 |
0 |
184080 |
0 |
0 |
T28 |
8936 |
1628 |
0 |
0 |
T29 |
12182 |
2366 |
0 |
0 |
T30 |
11644 |
2364 |
0 |
0 |
T31 |
10687 |
1962 |
0 |
0 |
T34 |
7792 |
1073 |
0 |
0 |
T35 |
6805 |
975 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T52,T53,T54 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
21021866 |
0 |
0 |
T1 |
9206 |
102 |
0 |
0 |
T2 |
7576 |
99 |
0 |
0 |
T3 |
11789 |
94 |
0 |
0 |
T4 |
625499 |
0 |
0 |
0 |
T5 |
0 |
619 |
0 |
0 |
T6 |
0 |
3212 |
0 |
0 |
T28 |
8936 |
103 |
0 |
0 |
T29 |
12182 |
3606 |
0 |
0 |
T30 |
11644 |
3416 |
0 |
0 |
T31 |
10687 |
2974 |
0 |
0 |
T32 |
0 |
30623 |
0 |
0 |
T34 |
7792 |
0 |
0 |
0 |
T35 |
6805 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
21021866 |
0 |
0 |
T1 |
9206 |
102 |
0 |
0 |
T2 |
7576 |
99 |
0 |
0 |
T3 |
11789 |
94 |
0 |
0 |
T4 |
625499 |
0 |
0 |
0 |
T5 |
0 |
619 |
0 |
0 |
T6 |
0 |
3212 |
0 |
0 |
T28 |
8936 |
103 |
0 |
0 |
T29 |
12182 |
3606 |
0 |
0 |
T30 |
11644 |
3416 |
0 |
0 |
T31 |
10687 |
2974 |
0 |
0 |
T32 |
0 |
30623 |
0 |
0 |
T34 |
7792 |
0 |
0 |
0 |
T35 |
6805 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
33043672 |
0 |
0 |
T1 |
9206 |
28 |
0 |
0 |
T2 |
7576 |
17 |
0 |
0 |
T3 |
11789 |
33 |
0 |
0 |
T4 |
625499 |
86444 |
0 |
0 |
T28 |
8936 |
23 |
0 |
0 |
T29 |
12182 |
12 |
0 |
0 |
T30 |
11644 |
12 |
0 |
0 |
T31 |
10687 |
12 |
0 |
0 |
T34 |
7792 |
10 |
0 |
0 |
T35 |
6805 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
43002249 |
0 |
0 |
T1 |
9206 |
28 |
0 |
0 |
T2 |
7576 |
17 |
0 |
0 |
T3 |
11789 |
111 |
0 |
0 |
T4 |
625499 |
86440 |
0 |
0 |
T28 |
8936 |
64 |
0 |
0 |
T29 |
12182 |
65 |
0 |
0 |
T30 |
11644 |
12 |
0 |
0 |
T31 |
10687 |
12 |
0 |
0 |
T34 |
7792 |
10 |
0 |
0 |
T35 |
6805 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
903179 |
0 |
0 |
T1 |
9206 |
16 |
0 |
0 |
T2 |
7576 |
4 |
0 |
0 |
T3 |
11789 |
16 |
0 |
0 |
T4 |
625499 |
3924 |
0 |
0 |
T18 |
0 |
4921 |
0 |
0 |
T20 |
0 |
144 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
7171 |
0 |
0 |
T28 |
8936 |
11 |
0 |
0 |
T29 |
12182 |
0 |
0 |
0 |
T30 |
11644 |
0 |
0 |
0 |
T31 |
10687 |
0 |
0 |
0 |
T32 |
0 |
7388 |
0 |
0 |
T34 |
7792 |
0 |
0 |
0 |
T35 |
6805 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
1888908 |
0 |
0 |
T1 |
9206 |
16 |
0 |
0 |
T2 |
7576 |
4 |
0 |
0 |
T3 |
11789 |
57 |
0 |
0 |
T4 |
625499 |
3920 |
0 |
0 |
T18 |
0 |
4921 |
0 |
0 |
T20 |
0 |
144 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
7171 |
0 |
0 |
T28 |
8936 |
32 |
0 |
0 |
T29 |
12182 |
0 |
0 |
0 |
T30 |
11644 |
0 |
0 |
0 |
T31 |
10687 |
0 |
0 |
0 |
T32 |
0 |
7388 |
0 |
0 |
T34 |
7792 |
0 |
0 |
0 |
T35 |
6805 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
32077544 |
0 |
0 |
T1 |
9206 |
12 |
0 |
0 |
T2 |
7576 |
13 |
0 |
0 |
T3 |
11789 |
17 |
0 |
0 |
T4 |
625499 |
82520 |
0 |
0 |
T28 |
8936 |
12 |
0 |
0 |
T29 |
12182 |
12 |
0 |
0 |
T30 |
11644 |
12 |
0 |
0 |
T31 |
10687 |
12 |
0 |
0 |
T34 |
7792 |
10 |
0 |
0 |
T35 |
6805 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
41113341 |
0 |
0 |
T1 |
9206 |
12 |
0 |
0 |
T2 |
7576 |
13 |
0 |
0 |
T3 |
11789 |
54 |
0 |
0 |
T4 |
625499 |
82520 |
0 |
0 |
T28 |
8936 |
32 |
0 |
0 |
T29 |
12182 |
65 |
0 |
0 |
T30 |
11644 |
12 |
0 |
0 |
T31 |
10687 |
12 |
0 |
0 |
T34 |
7792 |
10 |
0 |
0 |
T35 |
6805 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
503955946 |
503694485 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
1842359 |
0 |
0 |
T1 |
9206 |
16 |
0 |
0 |
T2 |
7576 |
4 |
0 |
0 |
T3 |
11789 |
57 |
0 |
0 |
T4 |
625499 |
3920 |
0 |
0 |
T18 |
0 |
4921 |
0 |
0 |
T20 |
0 |
144 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
7171 |
0 |
0 |
T28 |
8936 |
32 |
0 |
0 |
T29 |
12182 |
0 |
0 |
0 |
T30 |
11644 |
0 |
0 |
0 |
T31 |
10687 |
0 |
0 |
0 |
T32 |
0 |
7388 |
0 |
0 |
T34 |
7792 |
0 |
0 |
0 |
T35 |
6805 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
1842359 |
0 |
0 |
T1 |
9206 |
16 |
0 |
0 |
T2 |
7576 |
4 |
0 |
0 |
T3 |
11789 |
57 |
0 |
0 |
T4 |
625499 |
3920 |
0 |
0 |
T18 |
0 |
4921 |
0 |
0 |
T20 |
0 |
144 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
7171 |
0 |
0 |
T28 |
8936 |
32 |
0 |
0 |
T29 |
12182 |
0 |
0 |
0 |
T30 |
11644 |
0 |
0 |
0 |
T31 |
10687 |
0 |
0 |
0 |
T32 |
0 |
7388 |
0 |
0 |
T34 |
7792 |
0 |
0 |
0 |
T35 |
6805 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
594905 |
0 |
0 |
T1 |
9206 |
16 |
0 |
0 |
T2 |
7576 |
4 |
0 |
0 |
T3 |
11789 |
16 |
0 |
0 |
T4 |
625499 |
0 |
0 |
0 |
T18 |
0 |
3118 |
0 |
0 |
T20 |
0 |
144 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4271 |
0 |
0 |
T28 |
8936 |
11 |
0 |
0 |
T29 |
12182 |
0 |
0 |
0 |
T30 |
11644 |
0 |
0 |
0 |
T31 |
10687 |
0 |
0 |
0 |
T32 |
0 |
4352 |
0 |
0 |
T34 |
7792 |
0 |
0 |
0 |
T35 |
6805 |
0 |
0 |
0 |
T71 |
0 |
120 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
594905 |
0 |
0 |
T1 |
9206 |
16 |
0 |
0 |
T2 |
7576 |
4 |
0 |
0 |
T3 |
11789 |
16 |
0 |
0 |
T4 |
625499 |
0 |
0 |
0 |
T18 |
0 |
3118 |
0 |
0 |
T20 |
0 |
144 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4271 |
0 |
0 |
T28 |
8936 |
11 |
0 |
0 |
T29 |
12182 |
0 |
0 |
0 |
T30 |
11644 |
0 |
0 |
0 |
T31 |
10687 |
0 |
0 |
0 |
T32 |
0 |
4352 |
0 |
0 |
T34 |
7792 |
0 |
0 |
0 |
T35 |
6805 |
0 |
0 |
0 |
T71 |
0 |
120 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T28,T71 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T28,T71 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
1355572 |
0 |
0 |
T1 |
9206 |
16 |
0 |
0 |
T2 |
7576 |
4 |
0 |
0 |
T3 |
11789 |
57 |
0 |
0 |
T4 |
625499 |
0 |
0 |
0 |
T18 |
0 |
3118 |
0 |
0 |
T20 |
0 |
144 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4271 |
0 |
0 |
T28 |
8936 |
32 |
0 |
0 |
T29 |
12182 |
0 |
0 |
0 |
T30 |
11644 |
0 |
0 |
0 |
T31 |
10687 |
0 |
0 |
0 |
T32 |
0 |
4352 |
0 |
0 |
T34 |
7792 |
0 |
0 |
0 |
T35 |
6805 |
0 |
0 |
0 |
T71 |
0 |
559 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
501846107 |
0 |
0 |
T1 |
9206 |
9116 |
0 |
0 |
T2 |
7576 |
7501 |
0 |
0 |
T3 |
11789 |
11722 |
0 |
0 |
T4 |
625499 |
625409 |
0 |
0 |
T28 |
8936 |
8884 |
0 |
0 |
T29 |
12182 |
12115 |
0 |
0 |
T30 |
11644 |
11571 |
0 |
0 |
T31 |
10687 |
10627 |
0 |
0 |
T34 |
7792 |
7733 |
0 |
0 |
T35 |
6805 |
6739 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
502051824 |
1355572 |
0 |
0 |
T1 |
9206 |
16 |
0 |
0 |
T2 |
7576 |
4 |
0 |
0 |
T3 |
11789 |
57 |
0 |
0 |
T4 |
625499 |
0 |
0 |
0 |
T18 |
0 |
3118 |
0 |
0 |
T20 |
0 |
144 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4271 |
0 |
0 |
T28 |
8936 |
32 |
0 |
0 |
T29 |
12182 |
0 |
0 |
0 |
T30 |
11644 |
0 |
0 |
0 |
T31 |
10687 |
0 |
0 |
0 |
T32 |
0 |
4352 |
0 |
0 |
T34 |
7792 |
0 |
0 |
0 |
T35 |
6805 |
0 |
0 |
0 |
T71 |
0 |
559 |
0 |
0 |