Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T19,T20,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T47,T62,T83 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T19,T20,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T19,T20,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T46,T84 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T19,T20,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
139745066 |
0 |
0 |
T4 |
276100 |
270567 |
0 |
0 |
T5 |
281428 |
274416 |
0 |
0 |
T6 |
0 |
325451 |
0 |
0 |
T19 |
18897 |
11019 |
0 |
0 |
T20 |
17610 |
11297 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
0 |
0 |
0 |
T26 |
6831 |
0 |
0 |
0 |
T27 |
8547 |
0 |
0 |
0 |
T28 |
576283 |
0 |
0 |
0 |
T29 |
59703 |
0 |
0 |
0 |
T35 |
0 |
352767 |
0 |
0 |
T46 |
0 |
574 |
0 |
0 |
T84 |
0 |
180998 |
0 |
0 |
T85 |
0 |
426226 |
0 |
0 |
T86 |
0 |
11863 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
139745066 |
0 |
0 |
T4 |
276100 |
270567 |
0 |
0 |
T5 |
281428 |
274416 |
0 |
0 |
T6 |
0 |
325451 |
0 |
0 |
T19 |
18897 |
11019 |
0 |
0 |
T20 |
17610 |
11297 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
0 |
0 |
0 |
T26 |
6831 |
0 |
0 |
0 |
T27 |
8547 |
0 |
0 |
0 |
T28 |
576283 |
0 |
0 |
0 |
T29 |
59703 |
0 |
0 |
0 |
T35 |
0 |
352767 |
0 |
0 |
T46 |
0 |
574 |
0 |
0 |
T84 |
0 |
180998 |
0 |
0 |
T85 |
0 |
426226 |
0 |
0 |
T86 |
0 |
11863 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T63,T87 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T16 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
290770788 |
0 |
0 |
T1 |
641888 |
1497 |
0 |
0 |
T2 |
7138 |
1465 |
0 |
0 |
T3 |
40924 |
11923 |
0 |
0 |
T16 |
65998 |
24733 |
0 |
0 |
T17 |
8148 |
468 |
0 |
0 |
T18 |
7923 |
1590 |
0 |
0 |
T19 |
18897 |
13363 |
0 |
0 |
T20 |
17610 |
11896 |
0 |
0 |
T21 |
9700 |
1959 |
0 |
0 |
T22 |
10975 |
2136 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
290770788 |
0 |
0 |
T1 |
641888 |
1497 |
0 |
0 |
T2 |
7138 |
1465 |
0 |
0 |
T3 |
40924 |
11923 |
0 |
0 |
T16 |
65998 |
24733 |
0 |
0 |
T17 |
8148 |
468 |
0 |
0 |
T18 |
7923 |
1590 |
0 |
0 |
T19 |
18897 |
13363 |
0 |
0 |
T20 |
17610 |
11896 |
0 |
0 |
T21 |
9700 |
1959 |
0 |
0 |
T22 |
10975 |
2136 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T54,T55,T56 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
23230730 |
0 |
0 |
T1 |
641888 |
108 |
0 |
0 |
T2 |
7138 |
0 |
0 |
0 |
T3 |
40924 |
890 |
0 |
0 |
T4 |
0 |
791 |
0 |
0 |
T5 |
0 |
2757 |
0 |
0 |
T16 |
65998 |
1602 |
0 |
0 |
T17 |
8148 |
111 |
0 |
0 |
T18 |
7923 |
0 |
0 |
0 |
T19 |
18897 |
0 |
0 |
0 |
T20 |
17610 |
0 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
3156 |
0 |
0 |
T27 |
0 |
1493 |
0 |
0 |
T28 |
0 |
117873 |
0 |
0 |
T29 |
0 |
2120 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
23230730 |
0 |
0 |
T1 |
641888 |
108 |
0 |
0 |
T2 |
7138 |
0 |
0 |
0 |
T3 |
40924 |
890 |
0 |
0 |
T4 |
0 |
791 |
0 |
0 |
T5 |
0 |
2757 |
0 |
0 |
T16 |
65998 |
1602 |
0 |
0 |
T17 |
8148 |
111 |
0 |
0 |
T18 |
7923 |
0 |
0 |
0 |
T19 |
18897 |
0 |
0 |
0 |
T20 |
17610 |
0 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
3156 |
0 |
0 |
T27 |
0 |
1493 |
0 |
0 |
T28 |
0 |
117873 |
0 |
0 |
T29 |
0 |
2120 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
32042722 |
0 |
0 |
T1 |
641888 |
295 |
0 |
0 |
T2 |
7138 |
10 |
0 |
0 |
T3 |
40924 |
214 |
0 |
0 |
T16 |
65998 |
384 |
0 |
0 |
T17 |
8148 |
15 |
0 |
0 |
T18 |
7923 |
10 |
0 |
0 |
T19 |
18897 |
90 |
0 |
0 |
T20 |
17610 |
57 |
0 |
0 |
T21 |
9700 |
10 |
0 |
0 |
T22 |
10975 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2858 |
2858 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
42384799 |
0 |
0 |
T1 |
641888 |
295 |
0 |
0 |
T2 |
7138 |
10 |
0 |
0 |
T3 |
40924 |
214 |
0 |
0 |
T16 |
65998 |
384 |
0 |
0 |
T17 |
8148 |
58 |
0 |
0 |
T18 |
7923 |
41 |
0 |
0 |
T19 |
18897 |
90 |
0 |
0 |
T20 |
17610 |
57 |
0 |
0 |
T21 |
9700 |
10 |
0 |
0 |
T22 |
10975 |
51 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2858 |
2858 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
921808 |
0 |
0 |
T3 |
40924 |
72 |
0 |
0 |
T4 |
276100 |
0 |
0 |
0 |
T16 |
65998 |
158 |
0 |
0 |
T17 |
8148 |
0 |
0 |
0 |
T18 |
7923 |
0 |
0 |
0 |
T19 |
18897 |
16 |
0 |
0 |
T20 |
17610 |
2 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
0 |
0 |
0 |
T26 |
6831 |
0 |
0 |
0 |
T28 |
0 |
17600 |
0 |
0 |
T29 |
0 |
288 |
0 |
0 |
T40 |
0 |
7222 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T80 |
0 |
139 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2858 |
2858 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
1833853 |
0 |
0 |
T3 |
40924 |
72 |
0 |
0 |
T4 |
276100 |
0 |
0 |
0 |
T16 |
65998 |
158 |
0 |
0 |
T17 |
8148 |
0 |
0 |
0 |
T18 |
7923 |
0 |
0 |
0 |
T19 |
18897 |
16 |
0 |
0 |
T20 |
17610 |
2 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
0 |
0 |
0 |
T26 |
6831 |
0 |
0 |
0 |
T28 |
0 |
17600 |
0 |
0 |
T29 |
0 |
288 |
0 |
0 |
T40 |
0 |
22224 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T50 |
0 |
61 |
0 |
0 |
T80 |
0 |
139 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2858 |
2858 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
31054702 |
0 |
0 |
T1 |
641888 |
295 |
0 |
0 |
T2 |
7138 |
10 |
0 |
0 |
T3 |
40924 |
142 |
0 |
0 |
T16 |
65998 |
226 |
0 |
0 |
T17 |
8148 |
15 |
0 |
0 |
T18 |
7923 |
10 |
0 |
0 |
T19 |
18897 |
74 |
0 |
0 |
T20 |
17610 |
55 |
0 |
0 |
T21 |
9700 |
10 |
0 |
0 |
T22 |
10975 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2858 |
2858 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
40550946 |
0 |
0 |
T1 |
641888 |
295 |
0 |
0 |
T2 |
7138 |
10 |
0 |
0 |
T3 |
40924 |
142 |
0 |
0 |
T16 |
65998 |
226 |
0 |
0 |
T17 |
8148 |
58 |
0 |
0 |
T18 |
7923 |
41 |
0 |
0 |
T19 |
18897 |
74 |
0 |
0 |
T20 |
17610 |
55 |
0 |
0 |
T21 |
9700 |
10 |
0 |
0 |
T22 |
10975 |
51 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511811000 |
511552731 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2858 |
2858 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
T21 |
1 |
1 |
0 |
0 |
T22 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T16,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T16,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T16,T19 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T19 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T16,T19 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T16,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T16,T19 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
1762746 |
0 |
0 |
T3 |
40924 |
72 |
0 |
0 |
T4 |
276100 |
0 |
0 |
0 |
T16 |
65998 |
158 |
0 |
0 |
T17 |
8148 |
0 |
0 |
0 |
T18 |
7923 |
0 |
0 |
0 |
T19 |
18897 |
16 |
0 |
0 |
T20 |
17610 |
2 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
0 |
0 |
0 |
T26 |
6831 |
0 |
0 |
0 |
T28 |
0 |
17600 |
0 |
0 |
T29 |
0 |
288 |
0 |
0 |
T40 |
0 |
22224 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T50 |
0 |
61 |
0 |
0 |
T80 |
0 |
139 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
1762746 |
0 |
0 |
T3 |
40924 |
72 |
0 |
0 |
T4 |
276100 |
0 |
0 |
0 |
T16 |
65998 |
158 |
0 |
0 |
T17 |
8148 |
0 |
0 |
0 |
T18 |
7923 |
0 |
0 |
0 |
T19 |
18897 |
16 |
0 |
0 |
T20 |
17610 |
2 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
0 |
0 |
0 |
T26 |
6831 |
0 |
0 |
0 |
T28 |
0 |
17600 |
0 |
0 |
T29 |
0 |
288 |
0 |
0 |
T40 |
0 |
22224 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T50 |
0 |
61 |
0 |
0 |
T80 |
0 |
139 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T16,T28 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T16,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T28 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T16,T28 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T16,T28 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T16,T28 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
615249 |
0 |
0 |
T3 |
40924 |
72 |
0 |
0 |
T4 |
276100 |
0 |
0 |
0 |
T16 |
65998 |
158 |
0 |
0 |
T17 |
8148 |
0 |
0 |
0 |
T18 |
7923 |
0 |
0 |
0 |
T19 |
18897 |
0 |
0 |
0 |
T20 |
17610 |
0 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
0 |
0 |
0 |
T26 |
6831 |
0 |
0 |
0 |
T28 |
0 |
17600 |
0 |
0 |
T29 |
0 |
288 |
0 |
0 |
T40 |
0 |
4197 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T80 |
0 |
139 |
0 |
0 |
T81 |
0 |
15 |
0 |
0 |
T82 |
0 |
288 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
615249 |
0 |
0 |
T3 |
40924 |
72 |
0 |
0 |
T4 |
276100 |
0 |
0 |
0 |
T16 |
65998 |
158 |
0 |
0 |
T17 |
8148 |
0 |
0 |
0 |
T18 |
7923 |
0 |
0 |
0 |
T19 |
18897 |
0 |
0 |
0 |
T20 |
17610 |
0 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
0 |
0 |
0 |
T26 |
6831 |
0 |
0 |
0 |
T28 |
0 |
17600 |
0 |
0 |
T29 |
0 |
288 |
0 |
0 |
T40 |
0 |
4197 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T50 |
0 |
16 |
0 |
0 |
T80 |
0 |
139 |
0 |
0 |
T81 |
0 |
15 |
0 |
0 |
T82 |
0 |
288 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T50,T79 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T16,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T16,T29 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T16,T28 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T16,T28 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T16,T28 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T40,T50,T79 |
1 | 0 | Covered | T3,T16,T28 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T16,T28 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T16,T28 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T16,T28 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T16,T28 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
1244788 |
0 |
0 |
T3 |
40924 |
72 |
0 |
0 |
T4 |
276100 |
0 |
0 |
0 |
T16 |
65998 |
158 |
0 |
0 |
T17 |
8148 |
0 |
0 |
0 |
T18 |
7923 |
0 |
0 |
0 |
T19 |
18897 |
0 |
0 |
0 |
T20 |
17610 |
0 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
0 |
0 |
0 |
T26 |
6831 |
0 |
0 |
0 |
T28 |
0 |
17600 |
0 |
0 |
T29 |
0 |
288 |
0 |
0 |
T40 |
0 |
12892 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T50 |
0 |
61 |
0 |
0 |
T80 |
0 |
139 |
0 |
0 |
T81 |
0 |
15 |
0 |
0 |
T82 |
0 |
288 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
509735655 |
0 |
0 |
T1 |
641888 |
641788 |
0 |
0 |
T2 |
7138 |
7038 |
0 |
0 |
T3 |
40924 |
40835 |
0 |
0 |
T16 |
65998 |
65940 |
0 |
0 |
T17 |
8148 |
8096 |
0 |
0 |
T18 |
7923 |
7842 |
0 |
0 |
T19 |
18897 |
18843 |
0 |
0 |
T20 |
17610 |
17531 |
0 |
0 |
T21 |
9700 |
9622 |
0 |
0 |
T22 |
10975 |
10902 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509941291 |
1244788 |
0 |
0 |
T3 |
40924 |
72 |
0 |
0 |
T4 |
276100 |
0 |
0 |
0 |
T16 |
65998 |
158 |
0 |
0 |
T17 |
8148 |
0 |
0 |
0 |
T18 |
7923 |
0 |
0 |
0 |
T19 |
18897 |
0 |
0 |
0 |
T20 |
17610 |
0 |
0 |
0 |
T21 |
9700 |
0 |
0 |
0 |
T22 |
10975 |
0 |
0 |
0 |
T26 |
6831 |
0 |
0 |
0 |
T28 |
0 |
17600 |
0 |
0 |
T29 |
0 |
288 |
0 |
0 |
T40 |
0 |
12892 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T50 |
0 |
61 |
0 |
0 |
T80 |
0 |
139 |
0 |
0 |
T81 |
0 |
15 |
0 |
0 |
T82 |
0 |
288 |
0 |
0 |