Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T32,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T27,T32,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T53,T87 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T27,T32,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T27,T32,T28 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T27,T28,T4 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T27,T32,T28 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
139140812 |
0 |
0 |
| T4 |
164508 |
155690 |
0 |
0 |
| T5 |
0 |
312390 |
0 |
0 |
| T6 |
0 |
260061 |
0 |
0 |
| T7 |
205828 |
0 |
0 |
0 |
| T18 |
0 |
553 |
0 |
0 |
| T19 |
0 |
563 |
0 |
0 |
| T27 |
507200 |
483668 |
0 |
0 |
| T28 |
105389 |
910425 |
0 |
0 |
| T29 |
7201 |
0 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
1965 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
0 |
0 |
0 |
| T84 |
0 |
5022 |
0 |
0 |
| T86 |
0 |
286889 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
139140812 |
0 |
0 |
| T4 |
164508 |
155690 |
0 |
0 |
| T5 |
0 |
312390 |
0 |
0 |
| T6 |
0 |
260061 |
0 |
0 |
| T7 |
205828 |
0 |
0 |
0 |
| T18 |
0 |
553 |
0 |
0 |
| T19 |
0 |
563 |
0 |
0 |
| T27 |
507200 |
483668 |
0 |
0 |
| T28 |
105389 |
910425 |
0 |
0 |
| T29 |
7201 |
0 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
1965 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
0 |
0 |
0 |
| T84 |
0 |
5022 |
0 |
0 |
| T86 |
0 |
286889 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T32,T33,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T33,T68,T88 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T30 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T30 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T30 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
280574524 |
0 |
0 |
| T2 |
10041 |
1984 |
0 |
0 |
| T3 |
8744 |
596 |
0 |
0 |
| T27 |
507200 |
480810 |
0 |
0 |
| T28 |
105389 |
100632 |
0 |
0 |
| T30 |
7912 |
835 |
0 |
0 |
| T31 |
6973 |
1261 |
0 |
0 |
| T32 |
8765 |
2057 |
0 |
0 |
| T33 |
6781 |
989 |
0 |
0 |
| T34 |
7733 |
1472 |
0 |
0 |
| T35 |
8923 |
348 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
280574524 |
0 |
0 |
| T2 |
10041 |
1984 |
0 |
0 |
| T3 |
8744 |
596 |
0 |
0 |
| T27 |
507200 |
480810 |
0 |
0 |
| T28 |
105389 |
100632 |
0 |
0 |
| T30 |
7912 |
835 |
0 |
0 |
| T31 |
6973 |
1261 |
0 |
0 |
| T32 |
8765 |
2057 |
0 |
0 |
| T33 |
6781 |
989 |
0 |
0 |
| T34 |
7733 |
1472 |
0 |
0 |
| T35 |
8923 |
348 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T60,T61,T62 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T30 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T30 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T30 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
22660772 |
0 |
0 |
| T2 |
10041 |
95 |
0 |
0 |
| T3 |
8744 |
101 |
0 |
0 |
| T4 |
0 |
554 |
0 |
0 |
| T7 |
0 |
111 |
0 |
0 |
| T17 |
0 |
1126 |
0 |
0 |
| T18 |
0 |
197 |
0 |
0 |
| T27 |
507200 |
234693 |
0 |
0 |
| T28 |
105389 |
535882 |
0 |
0 |
| T30 |
7912 |
81 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
0 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
76 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
22660772 |
0 |
0 |
| T2 |
10041 |
95 |
0 |
0 |
| T3 |
8744 |
101 |
0 |
0 |
| T4 |
0 |
554 |
0 |
0 |
| T7 |
0 |
111 |
0 |
0 |
| T17 |
0 |
1126 |
0 |
0 |
| T18 |
0 |
197 |
0 |
0 |
| T27 |
507200 |
234693 |
0 |
0 |
| T28 |
105389 |
535882 |
0 |
0 |
| T30 |
7912 |
81 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
0 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
32505070 |
0 |
0 |
| T1 |
7306 |
11 |
0 |
0 |
| T2 |
10041 |
25 |
0 |
0 |
| T3 |
8744 |
15 |
0 |
0 |
| T27 |
507200 |
2710 |
0 |
0 |
| T30 |
7912 |
17 |
0 |
0 |
| T31 |
6973 |
10 |
0 |
0 |
| T32 |
8765 |
630 |
0 |
0 |
| T33 |
6781 |
22 |
0 |
0 |
| T34 |
7733 |
10 |
0 |
0 |
| T35 |
8923 |
14 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2847 |
2847 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
42409505 |
0 |
0 |
| T1 |
7306 |
11 |
0 |
0 |
| T2 |
10041 |
25 |
0 |
0 |
| T3 |
8744 |
69 |
0 |
0 |
| T27 |
507200 |
2710 |
0 |
0 |
| T30 |
7912 |
17 |
0 |
0 |
| T31 |
6973 |
59 |
0 |
0 |
| T32 |
8765 |
630 |
0 |
0 |
| T33 |
6781 |
22 |
0 |
0 |
| T34 |
7733 |
10 |
0 |
0 |
| T35 |
8923 |
14 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2847 |
2847 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
847965 |
0 |
0 |
| T2 |
10041 |
13 |
0 |
0 |
| T3 |
8744 |
3 |
0 |
0 |
| T17 |
0 |
61 |
0 |
0 |
| T18 |
0 |
11 |
0 |
0 |
| T24 |
0 |
16 |
0 |
0 |
| T27 |
507200 |
474 |
0 |
0 |
| T28 |
105389 |
952 |
0 |
0 |
| T30 |
7912 |
4 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
0 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
1 |
0 |
0 |
| T85 |
0 |
16 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2847 |
2847 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
1528840 |
0 |
0 |
| T2 |
10041 |
13 |
0 |
0 |
| T3 |
8744 |
16 |
0 |
0 |
| T17 |
0 |
219 |
0 |
0 |
| T18 |
0 |
11 |
0 |
0 |
| T24 |
0 |
16 |
0 |
0 |
| T27 |
507200 |
474 |
0 |
0 |
| T28 |
105389 |
4423 |
0 |
0 |
| T30 |
7912 |
4 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
0 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
1 |
0 |
0 |
| T85 |
0 |
45 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2847 |
2847 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
31599457 |
0 |
0 |
| T1 |
7306 |
11 |
0 |
0 |
| T2 |
10041 |
12 |
0 |
0 |
| T3 |
8744 |
12 |
0 |
0 |
| T27 |
507200 |
2236 |
0 |
0 |
| T30 |
7912 |
13 |
0 |
0 |
| T31 |
6973 |
10 |
0 |
0 |
| T32 |
8765 |
630 |
0 |
0 |
| T33 |
6781 |
22 |
0 |
0 |
| T34 |
7733 |
10 |
0 |
0 |
| T35 |
8923 |
13 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2847 |
2847 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
40880665 |
0 |
0 |
| T1 |
7306 |
11 |
0 |
0 |
| T2 |
10041 |
12 |
0 |
0 |
| T3 |
8744 |
53 |
0 |
0 |
| T27 |
507200 |
2236 |
0 |
0 |
| T30 |
7912 |
13 |
0 |
0 |
| T31 |
6973 |
59 |
0 |
0 |
| T32 |
8765 |
630 |
0 |
0 |
| T33 |
6781 |
22 |
0 |
0 |
| T34 |
7733 |
10 |
0 |
0 |
| T35 |
8923 |
13 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
498558271 |
498302370 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2847 |
2847 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T32 |
1 |
1 |
0 |
0 |
| T33 |
1 |
1 |
0 |
0 |
| T34 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T30 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T30 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T30 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T30 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
1474873 |
0 |
0 |
| T2 |
10041 |
13 |
0 |
0 |
| T3 |
8744 |
16 |
0 |
0 |
| T17 |
0 |
219 |
0 |
0 |
| T18 |
0 |
11 |
0 |
0 |
| T24 |
0 |
16 |
0 |
0 |
| T27 |
507200 |
474 |
0 |
0 |
| T28 |
105389 |
4423 |
0 |
0 |
| T30 |
7912 |
4 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
0 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
1 |
0 |
0 |
| T85 |
0 |
45 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
1474873 |
0 |
0 |
| T2 |
10041 |
13 |
0 |
0 |
| T3 |
8744 |
16 |
0 |
0 |
| T17 |
0 |
219 |
0 |
0 |
| T18 |
0 |
11 |
0 |
0 |
| T24 |
0 |
16 |
0 |
0 |
| T27 |
507200 |
474 |
0 |
0 |
| T28 |
105389 |
4423 |
0 |
0 |
| T30 |
7912 |
4 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
0 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
1 |
0 |
0 |
| T85 |
0 |
45 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T30 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T30 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T30 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
562884 |
0 |
0 |
| T2 |
10041 |
13 |
0 |
0 |
| T3 |
8744 |
3 |
0 |
0 |
| T17 |
0 |
61 |
0 |
0 |
| T18 |
0 |
8 |
0 |
0 |
| T24 |
0 |
16 |
0 |
0 |
| T27 |
507200 |
86 |
0 |
0 |
| T28 |
105389 |
272 |
0 |
0 |
| T30 |
7912 |
4 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
0 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
1 |
0 |
0 |
| T85 |
0 |
16 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
562884 |
0 |
0 |
| T2 |
10041 |
13 |
0 |
0 |
| T3 |
8744 |
3 |
0 |
0 |
| T17 |
0 |
61 |
0 |
0 |
| T18 |
0 |
8 |
0 |
0 |
| T24 |
0 |
16 |
0 |
0 |
| T27 |
507200 |
86 |
0 |
0 |
| T28 |
105389 |
272 |
0 |
0 |
| T30 |
7912 |
4 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
0 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
1 |
0 |
0 |
| T85 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T28,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T30 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T30 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T30 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T30 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T28,T17 |
| 1 | 0 | Covered | T2,T3,T30 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T30 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T30 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T30 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
992561 |
0 |
0 |
| T2 |
10041 |
13 |
0 |
0 |
| T3 |
8744 |
16 |
0 |
0 |
| T17 |
0 |
219 |
0 |
0 |
| T18 |
0 |
8 |
0 |
0 |
| T24 |
0 |
16 |
0 |
0 |
| T27 |
507200 |
86 |
0 |
0 |
| T28 |
105389 |
1260 |
0 |
0 |
| T30 |
7912 |
4 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
0 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
1 |
0 |
0 |
| T85 |
0 |
45 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
496500504 |
0 |
0 |
| T1 |
7306 |
7223 |
0 |
0 |
| T2 |
10041 |
9977 |
0 |
0 |
| T3 |
8744 |
8675 |
0 |
0 |
| T27 |
507200 |
507101 |
0 |
0 |
| T30 |
7912 |
7849 |
0 |
0 |
| T31 |
6973 |
6889 |
0 |
0 |
| T32 |
8765 |
8715 |
0 |
0 |
| T33 |
6781 |
6683 |
0 |
0 |
| T34 |
7733 |
7650 |
0 |
0 |
| T35 |
8923 |
8863 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
496706215 |
992561 |
0 |
0 |
| T2 |
10041 |
13 |
0 |
0 |
| T3 |
8744 |
16 |
0 |
0 |
| T17 |
0 |
219 |
0 |
0 |
| T18 |
0 |
8 |
0 |
0 |
| T24 |
0 |
16 |
0 |
0 |
| T27 |
507200 |
86 |
0 |
0 |
| T28 |
105389 |
1260 |
0 |
0 |
| T30 |
7912 |
4 |
0 |
0 |
| T31 |
6973 |
0 |
0 |
0 |
| T32 |
8765 |
0 |
0 |
0 |
| T33 |
6781 |
0 |
0 |
0 |
| T34 |
7733 |
0 |
0 |
0 |
| T35 |
8923 |
1 |
0 |
0 |
| T85 |
0 |
45 |
0 |
0 |