Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : prim_onehot_check
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_prim_onehot_check_0/rtl/prim_onehot_check.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.u_reg.u_prim_reg_we_check.u_prim_onehot_check 100.00 100.00



Module Instance : tb.dut.u_reg.u_prim_reg_we_check.u_prim_onehot_check

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_reg_we_check


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : prim_onehot_check
TotalCoveredPercent
Totals 5 5 100.00
Total Bits 86 86 100.00
Total Bits 0->1 43 43 100.00
Total Bits 1->0 43 43 100.00

Ports 5 5 100.00
Port Bits 86 86 100.00
Port Bits 0->1 43 43 100.00
Port Bits 1->0 43 43 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T186,T187,T188 Yes T1,T2,T3 INPUT
oh_i[6:0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
oh_i[7] Unreachable Unreachable Unreachable INPUT
oh_i[9:8] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
oh_i[10] Unreachable Unreachable Unreachable INPUT
oh_i[32:11] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
oh_i[33] Unreachable Unreachable Unreachable INPUT
oh_i[36:34] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 INPUT
oh_i[37] Unreachable Unreachable Unreachable INPUT
oh_i[42:38] Yes Yes T2,T3,T43 Yes T2,T3,T43 INPUT
addr_i[5:0] Unreachable Unreachable Unreachable INPUT
en_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
err_o Yes Yes T186,T187,T188 Yes T186,T187,T188 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%