Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T39,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T56,T87,T88 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T39,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T39,T31 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T31,T32,T34 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T39,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
150627121 |
0 |
0 |
T2 |
12035 |
5412 |
0 |
0 |
T3 |
19985 |
0 |
0 |
0 |
T5 |
0 |
391734 |
0 |
0 |
T6 |
0 |
392397 |
0 |
0 |
T19 |
0 |
642766 |
0 |
0 |
T22 |
0 |
947066 |
0 |
0 |
T27 |
8796 |
0 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
0 |
0 |
0 |
T30 |
7505 |
0 |
0 |
0 |
T31 |
11831 |
4554 |
0 |
0 |
T32 |
8067 |
566 |
0 |
0 |
T34 |
0 |
592 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
2195 |
0 |
0 |
T89 |
0 |
562 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
150627121 |
0 |
0 |
T2 |
12035 |
5412 |
0 |
0 |
T3 |
19985 |
0 |
0 |
0 |
T5 |
0 |
391734 |
0 |
0 |
T6 |
0 |
392397 |
0 |
0 |
T19 |
0 |
642766 |
0 |
0 |
T22 |
0 |
947066 |
0 |
0 |
T27 |
8796 |
0 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
0 |
0 |
0 |
T30 |
7505 |
0 |
0 |
0 |
T31 |
11831 |
4554 |
0 |
0 |
T32 |
8067 |
566 |
0 |
0 |
T34 |
0 |
592 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
2195 |
0 |
0 |
T89 |
0 |
562 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T70,T71 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
295324966 |
0 |
0 |
T1 |
27824 |
7635 |
0 |
0 |
T2 |
12035 |
5481 |
0 |
0 |
T3 |
19985 |
3097 |
0 |
0 |
T27 |
8796 |
1024 |
0 |
0 |
T28 |
7010 |
1279 |
0 |
0 |
T29 |
7543 |
921 |
0 |
0 |
T30 |
7505 |
306 |
0 |
0 |
T31 |
11831 |
0 |
0 |
0 |
T33 |
0 |
528 |
0 |
0 |
T35 |
0 |
1138 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
2171 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
295324966 |
0 |
0 |
T1 |
27824 |
7635 |
0 |
0 |
T2 |
12035 |
5481 |
0 |
0 |
T3 |
19985 |
3097 |
0 |
0 |
T27 |
8796 |
1024 |
0 |
0 |
T28 |
7010 |
1279 |
0 |
0 |
T29 |
7543 |
921 |
0 |
0 |
T30 |
7505 |
306 |
0 |
0 |
T31 |
11831 |
0 |
0 |
0 |
T33 |
0 |
528 |
0 |
0 |
T35 |
0 |
1138 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
2171 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T31,T62,T63 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T27 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
24485217 |
0 |
0 |
T1 |
27824 |
445 |
0 |
0 |
T2 |
12035 |
0 |
0 |
0 |
T3 |
19985 |
196 |
0 |
0 |
T27 |
8796 |
89 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
91 |
0 |
0 |
T30 |
7505 |
1288 |
0 |
0 |
T31 |
11831 |
4712 |
0 |
0 |
T32 |
0 |
990 |
0 |
0 |
T33 |
0 |
1748 |
0 |
0 |
T34 |
0 |
1036 |
0 |
0 |
T35 |
0 |
1955 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
24485217 |
0 |
0 |
T1 |
27824 |
445 |
0 |
0 |
T2 |
12035 |
0 |
0 |
0 |
T3 |
19985 |
196 |
0 |
0 |
T27 |
8796 |
89 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
91 |
0 |
0 |
T30 |
7505 |
1288 |
0 |
0 |
T31 |
11831 |
4712 |
0 |
0 |
T32 |
0 |
990 |
0 |
0 |
T33 |
0 |
1748 |
0 |
0 |
T34 |
0 |
1036 |
0 |
0 |
T35 |
0 |
1955 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
31537752 |
0 |
0 |
T1 |
27824 |
130 |
0 |
0 |
T2 |
12035 |
792 |
0 |
0 |
T3 |
19985 |
66 |
0 |
0 |
T27 |
8796 |
23 |
0 |
0 |
T28 |
7010 |
11 |
0 |
0 |
T29 |
7543 |
18 |
0 |
0 |
T30 |
7505 |
12 |
0 |
0 |
T31 |
11831 |
37 |
0 |
0 |
T38 |
8371 |
11 |
0 |
0 |
T39 |
8435 |
14 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
41908252 |
0 |
0 |
T1 |
27824 |
130 |
0 |
0 |
T2 |
12035 |
792 |
0 |
0 |
T3 |
19985 |
227 |
0 |
0 |
T27 |
8796 |
23 |
0 |
0 |
T28 |
7010 |
11 |
0 |
0 |
T29 |
7543 |
18 |
0 |
0 |
T30 |
7505 |
12 |
0 |
0 |
T31 |
11831 |
37 |
0 |
0 |
T38 |
8371 |
11 |
0 |
0 |
T39 |
8435 |
80 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
874873 |
0 |
0 |
T1 |
27824 |
48 |
0 |
0 |
T2 |
12035 |
0 |
0 |
0 |
T3 |
19985 |
20 |
0 |
0 |
T4 |
0 |
1920 |
0 |
0 |
T17 |
0 |
99 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T22 |
0 |
938 |
0 |
0 |
T23 |
0 |
130 |
0 |
0 |
T27 |
8796 |
6 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
5 |
0 |
0 |
T30 |
7505 |
0 |
0 |
0 |
T31 |
11831 |
0 |
0 |
0 |
T37 |
0 |
13 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
1666772 |
0 |
0 |
T1 |
27824 |
48 |
0 |
0 |
T2 |
12035 |
0 |
0 |
0 |
T3 |
19985 |
62 |
0 |
0 |
T4 |
0 |
1920 |
0 |
0 |
T17 |
0 |
99 |
0 |
0 |
T21 |
0 |
25 |
0 |
0 |
T22 |
0 |
938 |
0 |
0 |
T23 |
0 |
130 |
0 |
0 |
T27 |
8796 |
6 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
5 |
0 |
0 |
T30 |
7505 |
0 |
0 |
0 |
T31 |
11831 |
0 |
0 |
0 |
T37 |
0 |
13 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
30591136 |
0 |
0 |
T1 |
27824 |
82 |
0 |
0 |
T2 |
12035 |
792 |
0 |
0 |
T3 |
19985 |
46 |
0 |
0 |
T27 |
8796 |
17 |
0 |
0 |
T28 |
7010 |
11 |
0 |
0 |
T29 |
7543 |
13 |
0 |
0 |
T30 |
7505 |
12 |
0 |
0 |
T31 |
11831 |
37 |
0 |
0 |
T38 |
8371 |
11 |
0 |
0 |
T39 |
8435 |
14 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
40241480 |
0 |
0 |
T1 |
27824 |
82 |
0 |
0 |
T2 |
12035 |
792 |
0 |
0 |
T3 |
19985 |
165 |
0 |
0 |
T27 |
8796 |
17 |
0 |
0 |
T28 |
7010 |
11 |
0 |
0 |
T29 |
7543 |
13 |
0 |
0 |
T30 |
7505 |
12 |
0 |
0 |
T31 |
11831 |
37 |
0 |
0 |
T38 |
8371 |
11 |
0 |
0 |
T39 |
8435 |
80 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
512530731 |
512284702 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2852 |
2852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T37,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
1623857 |
0 |
0 |
T1 |
27824 |
48 |
0 |
0 |
T2 |
12035 |
0 |
0 |
0 |
T3 |
19985 |
62 |
0 |
0 |
T4 |
0 |
1920 |
0 |
0 |
T17 |
0 |
99 |
0 |
0 |
T21 |
0 |
25 |
0 |
0 |
T22 |
0 |
938 |
0 |
0 |
T23 |
0 |
130 |
0 |
0 |
T27 |
8796 |
6 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
5 |
0 |
0 |
T30 |
7505 |
0 |
0 |
0 |
T31 |
11831 |
0 |
0 |
0 |
T37 |
0 |
13 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
1623857 |
0 |
0 |
T1 |
27824 |
48 |
0 |
0 |
T2 |
12035 |
0 |
0 |
0 |
T3 |
19985 |
62 |
0 |
0 |
T4 |
0 |
1920 |
0 |
0 |
T17 |
0 |
99 |
0 |
0 |
T21 |
0 |
25 |
0 |
0 |
T22 |
0 |
938 |
0 |
0 |
T23 |
0 |
130 |
0 |
0 |
T27 |
8796 |
6 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
5 |
0 |
0 |
T30 |
7505 |
0 |
0 |
0 |
T31 |
11831 |
0 |
0 |
0 |
T37 |
0 |
13 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
588348 |
0 |
0 |
T1 |
27824 |
48 |
0 |
0 |
T2 |
12035 |
0 |
0 |
0 |
T3 |
19985 |
20 |
0 |
0 |
T17 |
0 |
99 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T22 |
0 |
230 |
0 |
0 |
T23 |
0 |
130 |
0 |
0 |
T27 |
8796 |
6 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
5 |
0 |
0 |
T30 |
7505 |
0 |
0 |
0 |
T31 |
11831 |
0 |
0 |
0 |
T37 |
0 |
13 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
0 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
588348 |
0 |
0 |
T1 |
27824 |
48 |
0 |
0 |
T2 |
12035 |
0 |
0 |
0 |
T3 |
19985 |
20 |
0 |
0 |
T17 |
0 |
99 |
0 |
0 |
T21 |
0 |
10 |
0 |
0 |
T22 |
0 |
230 |
0 |
0 |
T23 |
0 |
130 |
0 |
0 |
T27 |
8796 |
6 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
5 |
0 |
0 |
T30 |
7505 |
0 |
0 |
0 |
T31 |
11831 |
0 |
0 |
0 |
T37 |
0 |
13 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
0 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T85 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T37,T17 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T27 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T27 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T21,T85 |
1 | 0 | Covered | T1,T3,T27 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T27 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
1108402 |
0 |
0 |
T1 |
27824 |
48 |
0 |
0 |
T2 |
12035 |
0 |
0 |
0 |
T3 |
19985 |
62 |
0 |
0 |
T17 |
0 |
99 |
0 |
0 |
T21 |
0 |
25 |
0 |
0 |
T22 |
0 |
230 |
0 |
0 |
T23 |
0 |
130 |
0 |
0 |
T27 |
8796 |
6 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
5 |
0 |
0 |
T30 |
7505 |
0 |
0 |
0 |
T31 |
11831 |
0 |
0 |
0 |
T37 |
0 |
13 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
0 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
510454493 |
0 |
0 |
T1 |
27824 |
27731 |
0 |
0 |
T2 |
12035 |
11983 |
0 |
0 |
T3 |
19985 |
19926 |
0 |
0 |
T27 |
8796 |
8734 |
0 |
0 |
T28 |
7010 |
6933 |
0 |
0 |
T29 |
7543 |
7466 |
0 |
0 |
T30 |
7505 |
7428 |
0 |
0 |
T31 |
11831 |
11777 |
0 |
0 |
T38 |
8371 |
8271 |
0 |
0 |
T39 |
8435 |
8342 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510660842 |
1108402 |
0 |
0 |
T1 |
27824 |
48 |
0 |
0 |
T2 |
12035 |
0 |
0 |
0 |
T3 |
19985 |
62 |
0 |
0 |
T17 |
0 |
99 |
0 |
0 |
T21 |
0 |
25 |
0 |
0 |
T22 |
0 |
230 |
0 |
0 |
T23 |
0 |
130 |
0 |
0 |
T27 |
8796 |
6 |
0 |
0 |
T28 |
7010 |
0 |
0 |
0 |
T29 |
7543 |
5 |
0 |
0 |
T30 |
7505 |
0 |
0 |
0 |
T31 |
11831 |
0 |
0 |
0 |
T37 |
0 |
13 |
0 |
0 |
T38 |
8371 |
0 |
0 |
0 |
T39 |
8435 |
0 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |