Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T74 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T4,T32 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T55,T56,T77 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T4,T32 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T15,T4,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T4,T32 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T4,T32 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
140045567 |
0 |
0 |
T4 |
176931 |
171019 |
0 |
0 |
T5 |
0 |
232811 |
0 |
0 |
T15 |
9332 |
1367 |
0 |
0 |
T16 |
11521 |
0 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
0 |
0 |
0 |
T19 |
43225 |
0 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
582627 |
0 |
0 |
0 |
T32 |
346446 |
329354 |
0 |
0 |
T33 |
0 |
268993 |
0 |
0 |
T40 |
0 |
558 |
0 |
0 |
T41 |
0 |
572 |
0 |
0 |
T59 |
8176 |
0 |
0 |
0 |
T74 |
0 |
170880 |
0 |
0 |
T78 |
0 |
323288 |
0 |
0 |
T79 |
0 |
177310 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
140045567 |
0 |
0 |
T4 |
176931 |
171019 |
0 |
0 |
T5 |
0 |
232811 |
0 |
0 |
T15 |
9332 |
1367 |
0 |
0 |
T16 |
11521 |
0 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
0 |
0 |
0 |
T19 |
43225 |
0 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
582627 |
0 |
0 |
0 |
T32 |
346446 |
329354 |
0 |
0 |
T33 |
0 |
268993 |
0 |
0 |
T40 |
0 |
558 |
0 |
0 |
T41 |
0 |
572 |
0 |
0 |
T59 |
8176 |
0 |
0 |
0 |
T74 |
0 |
170880 |
0 |
0 |
T78 |
0 |
323288 |
0 |
0 |
T79 |
0 |
177310 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T74 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T39,T80 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T14 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
284696096 |
0 |
0 |
T2 |
171832 |
1761 |
0 |
0 |
T3 |
643901 |
2231 |
0 |
0 |
T14 |
11015 |
2086 |
0 |
0 |
T15 |
9332 |
2321 |
0 |
0 |
T16 |
11521 |
2219 |
0 |
0 |
T17 |
7690 |
1230 |
0 |
0 |
T18 |
160983 |
922 |
0 |
0 |
T19 |
43225 |
16527 |
0 |
0 |
T20 |
7100 |
1267 |
0 |
0 |
T21 |
582627 |
555102 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
284696096 |
0 |
0 |
T2 |
171832 |
1761 |
0 |
0 |
T3 |
643901 |
2231 |
0 |
0 |
T14 |
11015 |
2086 |
0 |
0 |
T15 |
9332 |
2321 |
0 |
0 |
T16 |
11521 |
2219 |
0 |
0 |
T17 |
7690 |
1230 |
0 |
0 |
T18 |
160983 |
922 |
0 |
0 |
T19 |
43225 |
16527 |
0 |
0 |
T20 |
7100 |
1267 |
0 |
0 |
T21 |
582627 |
555102 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T46,T47,T48 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T15 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T14 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
24032168 |
0 |
0 |
T2 |
171832 |
108 |
0 |
0 |
T3 |
643901 |
108 |
0 |
0 |
T4 |
0 |
2030 |
0 |
0 |
T14 |
11015 |
3223 |
0 |
0 |
T15 |
9332 |
93 |
0 |
0 |
T16 |
11521 |
3309 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
108 |
0 |
0 |
T19 |
43225 |
1068 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
582627 |
130024 |
0 |
0 |
T32 |
0 |
158546 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
24032168 |
0 |
0 |
T2 |
171832 |
108 |
0 |
0 |
T3 |
643901 |
108 |
0 |
0 |
T4 |
0 |
2030 |
0 |
0 |
T14 |
11015 |
3223 |
0 |
0 |
T15 |
9332 |
93 |
0 |
0 |
T16 |
11521 |
3309 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
108 |
0 |
0 |
T19 |
43225 |
1068 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
582627 |
130024 |
0 |
0 |
T32 |
0 |
158546 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
30541739 |
0 |
0 |
T1 |
365117 |
16574 |
0 |
0 |
T2 |
171832 |
965 |
0 |
0 |
T3 |
643901 |
81 |
0 |
0 |
T14 |
11015 |
12 |
0 |
0 |
T15 |
9332 |
25 |
0 |
0 |
T16 |
11521 |
13 |
0 |
0 |
T17 |
7690 |
11 |
0 |
0 |
T18 |
160983 |
21 |
0 |
0 |
T19 |
43225 |
230 |
0 |
0 |
T20 |
7100 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2857 |
2857 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
40755076 |
0 |
0 |
T1 |
365117 |
16572 |
0 |
0 |
T2 |
171832 |
965 |
0 |
0 |
T3 |
643901 |
234 |
0 |
0 |
T14 |
11015 |
12 |
0 |
0 |
T15 |
9332 |
25 |
0 |
0 |
T16 |
11521 |
45 |
0 |
0 |
T17 |
7690 |
43 |
0 |
0 |
T18 |
160983 |
21 |
0 |
0 |
T19 |
43225 |
230 |
0 |
0 |
T20 |
7100 |
46 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2857 |
2857 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
914204 |
0 |
0 |
T1 |
365117 |
2242 |
0 |
0 |
T2 |
171832 |
0 |
0 |
0 |
T3 |
643901 |
0 |
0 |
0 |
T14 |
11015 |
0 |
0 |
0 |
T15 |
9332 |
2 |
0 |
0 |
T16 |
11521 |
0 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
0 |
0 |
0 |
T19 |
43225 |
103 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
0 |
17760 |
0 |
0 |
T32 |
0 |
336 |
0 |
0 |
T40 |
0 |
30 |
0 |
0 |
T41 |
0 |
11 |
0 |
0 |
T72 |
0 |
4 |
0 |
0 |
T75 |
0 |
16 |
0 |
0 |
T76 |
0 |
96 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2857 |
2857 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
1973863 |
0 |
0 |
T1 |
365117 |
2240 |
0 |
0 |
T2 |
171832 |
0 |
0 |
0 |
T3 |
643901 |
0 |
0 |
0 |
T14 |
11015 |
0 |
0 |
0 |
T15 |
9332 |
2 |
0 |
0 |
T16 |
11521 |
0 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
0 |
0 |
0 |
T19 |
43225 |
103 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
0 |
17760 |
0 |
0 |
T32 |
0 |
336 |
0 |
0 |
T40 |
0 |
30 |
0 |
0 |
T41 |
0 |
11 |
0 |
0 |
T72 |
0 |
17 |
0 |
0 |
T75 |
0 |
16 |
0 |
0 |
T76 |
0 |
96 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2857 |
2857 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
29559400 |
0 |
0 |
T1 |
365117 |
14332 |
0 |
0 |
T2 |
171832 |
965 |
0 |
0 |
T3 |
643901 |
81 |
0 |
0 |
T14 |
11015 |
12 |
0 |
0 |
T15 |
9332 |
23 |
0 |
0 |
T16 |
11521 |
13 |
0 |
0 |
T17 |
7690 |
11 |
0 |
0 |
T18 |
160983 |
21 |
0 |
0 |
T19 |
43225 |
127 |
0 |
0 |
T20 |
7100 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2857 |
2857 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
38781213 |
0 |
0 |
T1 |
365117 |
14332 |
0 |
0 |
T2 |
171832 |
965 |
0 |
0 |
T3 |
643901 |
234 |
0 |
0 |
T14 |
11015 |
12 |
0 |
0 |
T15 |
9332 |
23 |
0 |
0 |
T16 |
11521 |
45 |
0 |
0 |
T17 |
7690 |
43 |
0 |
0 |
T18 |
160983 |
21 |
0 |
0 |
T19 |
43225 |
127 |
0 |
0 |
T20 |
7100 |
46 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
506087362 |
505839914 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2857 |
2857 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
T17 |
1 |
1 |
0 |
0 |
T18 |
1 |
1 |
0 |
0 |
T19 |
1 |
1 |
0 |
0 |
T20 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T15,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T15,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T15,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T19,T21 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T15,T19 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T15,T19 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T15,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T15,T19 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
1925358 |
0 |
0 |
T1 |
365117 |
2240 |
0 |
0 |
T2 |
171832 |
0 |
0 |
0 |
T3 |
643901 |
0 |
0 |
0 |
T14 |
11015 |
0 |
0 |
0 |
T15 |
9332 |
2 |
0 |
0 |
T16 |
11521 |
0 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
0 |
0 |
0 |
T19 |
43225 |
103 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
0 |
17760 |
0 |
0 |
T32 |
0 |
336 |
0 |
0 |
T40 |
0 |
30 |
0 |
0 |
T41 |
0 |
11 |
0 |
0 |
T72 |
0 |
17 |
0 |
0 |
T75 |
0 |
16 |
0 |
0 |
T76 |
0 |
96 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
1925358 |
0 |
0 |
T1 |
365117 |
2240 |
0 |
0 |
T2 |
171832 |
0 |
0 |
0 |
T3 |
643901 |
0 |
0 |
0 |
T14 |
11015 |
0 |
0 |
0 |
T15 |
9332 |
2 |
0 |
0 |
T16 |
11521 |
0 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
0 |
0 |
0 |
T19 |
43225 |
103 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
0 |
17760 |
0 |
0 |
T32 |
0 |
336 |
0 |
0 |
T40 |
0 |
30 |
0 |
0 |
T41 |
0 |
11 |
0 |
0 |
T72 |
0 |
17 |
0 |
0 |
T75 |
0 |
16 |
0 |
0 |
T76 |
0 |
96 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T15,T19,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T19,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T19,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T19,T21 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T15,T19,T21 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T15,T19,T21 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T19,T21 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
603083 |
0 |
0 |
T4 |
176931 |
0 |
0 |
0 |
T15 |
9332 |
2 |
0 |
0 |
T16 |
11521 |
0 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
0 |
0 |
0 |
T19 |
43225 |
103 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
582627 |
17760 |
0 |
0 |
T32 |
346446 |
62 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T59 |
8176 |
0 |
0 |
0 |
T72 |
0 |
4 |
0 |
0 |
T75 |
0 |
16 |
0 |
0 |
T76 |
0 |
96 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
603083 |
0 |
0 |
T4 |
176931 |
0 |
0 |
0 |
T15 |
9332 |
2 |
0 |
0 |
T16 |
11521 |
0 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
0 |
0 |
0 |
T19 |
43225 |
103 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
582627 |
17760 |
0 |
0 |
T32 |
346446 |
62 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T59 |
8176 |
0 |
0 |
0 |
T72 |
0 |
4 |
0 |
0 |
T75 |
0 |
16 |
0 |
0 |
T76 |
0 |
96 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T72,T31,T73 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T19,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T19,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T19,T21,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T15,T19,T21 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T15,T19,T21 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T15,T19,T21 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T72,T31,T73 |
1 | 0 | Covered | T15,T19,T21 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T15,T19,T21 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T19,T21 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T15,T19,T21 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T15,T19,T21 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
1400595 |
0 |
0 |
T4 |
176931 |
0 |
0 |
0 |
T15 |
9332 |
2 |
0 |
0 |
T16 |
11521 |
0 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
0 |
0 |
0 |
T19 |
43225 |
103 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
582627 |
17760 |
0 |
0 |
T32 |
346446 |
62 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T59 |
8176 |
0 |
0 |
0 |
T72 |
0 |
17 |
0 |
0 |
T75 |
0 |
16 |
0 |
0 |
T76 |
0 |
96 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
504261194 |
0 |
0 |
T1 |
365117 |
365039 |
0 |
0 |
T2 |
171832 |
171776 |
0 |
0 |
T3 |
643901 |
643848 |
0 |
0 |
T14 |
11015 |
10956 |
0 |
0 |
T15 |
9332 |
9243 |
0 |
0 |
T16 |
11521 |
11455 |
0 |
0 |
T17 |
7690 |
7611 |
0 |
0 |
T18 |
160983 |
160888 |
0 |
0 |
T19 |
43225 |
43171 |
0 |
0 |
T20 |
7100 |
7049 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
504470036 |
1400595 |
0 |
0 |
T4 |
176931 |
0 |
0 |
0 |
T15 |
9332 |
2 |
0 |
0 |
T16 |
11521 |
0 |
0 |
0 |
T17 |
7690 |
0 |
0 |
0 |
T18 |
160983 |
0 |
0 |
0 |
T19 |
43225 |
103 |
0 |
0 |
T20 |
7100 |
0 |
0 |
0 |
T21 |
582627 |
17760 |
0 |
0 |
T32 |
346446 |
62 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T59 |
8176 |
0 |
0 |
0 |
T72 |
0 |
17 |
0 |
0 |
T75 |
0 |
16 |
0 |
0 |
T76 |
0 |
96 |
0 |
0 |