Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T31,T35,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T72,T113 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T31,T35,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T31,T35,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T31,T35,T4 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T31,T35,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
145049884 |
0 |
0 |
T4 |
0 |
216842 |
0 |
0 |
T5 |
0 |
301737 |
0 |
0 |
T6 |
0 |
236649 |
0 |
0 |
T31 |
7863 |
565 |
0 |
0 |
T32 |
11350 |
0 |
0 |
0 |
T33 |
488769 |
0 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
610 |
0 |
0 |
T36 |
0 |
573 |
0 |
0 |
T47 |
1443 |
0 |
0 |
0 |
T56 |
6836 |
0 |
0 |
0 |
T76 |
9009 |
0 |
0 |
0 |
T98 |
0 |
189684 |
0 |
0 |
T102 |
0 |
566 |
0 |
0 |
T107 |
7747 |
0 |
0 |
0 |
T109 |
7192 |
0 |
0 |
0 |
T114 |
0 |
148906 |
0 |
0 |
T115 |
0 |
223082 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
145049884 |
0 |
0 |
T4 |
0 |
216842 |
0 |
0 |
T5 |
0 |
301737 |
0 |
0 |
T6 |
0 |
236649 |
0 |
0 |
T31 |
7863 |
565 |
0 |
0 |
T32 |
11350 |
0 |
0 |
0 |
T33 |
488769 |
0 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
610 |
0 |
0 |
T36 |
0 |
573 |
0 |
0 |
T47 |
1443 |
0 |
0 |
0 |
T56 |
6836 |
0 |
0 |
0 |
T76 |
9009 |
0 |
0 |
0 |
T98 |
0 |
189684 |
0 |
0 |
T102 |
0 |
566 |
0 |
0 |
T107 |
7747 |
0 |
0 |
0 |
T109 |
7192 |
0 |
0 |
0 |
T114 |
0 |
148906 |
0 |
0 |
T115 |
0 |
223082 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T71,T73,T116 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
294426638 |
0 |
0 |
T1 |
9109 |
1233 |
0 |
0 |
T2 |
112068 |
1938 |
0 |
0 |
T3 |
9780 |
2365 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
18368 |
0 |
0 |
T31 |
7863 |
0 |
0 |
0 |
T32 |
11350 |
2365 |
0 |
0 |
T33 |
488769 |
322301 |
0 |
0 |
T34 |
8886 |
2888 |
0 |
0 |
T35 |
8911 |
0 |
0 |
0 |
T76 |
0 |
2788 |
0 |
0 |
T107 |
0 |
783 |
0 |
0 |
T109 |
0 |
315 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
294426638 |
0 |
0 |
T1 |
9109 |
1233 |
0 |
0 |
T2 |
112068 |
1938 |
0 |
0 |
T3 |
9780 |
2365 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
18368 |
0 |
0 |
T31 |
7863 |
0 |
0 |
0 |
T32 |
11350 |
2365 |
0 |
0 |
T33 |
488769 |
322301 |
0 |
0 |
T34 |
8886 |
2888 |
0 |
0 |
T35 |
8911 |
0 |
0 |
0 |
T76 |
0 |
2788 |
0 |
0 |
T107 |
0 |
783 |
0 |
0 |
T109 |
0 |
315 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T64,T65,T66 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
24286158 |
0 |
0 |
T1 |
9109 |
2167 |
0 |
0 |
T2 |
112068 |
115 |
0 |
0 |
T3 |
9780 |
95 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
1106 |
0 |
0 |
T31 |
7863 |
962 |
0 |
0 |
T32 |
11350 |
3255 |
0 |
0 |
T33 |
488769 |
21803 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
958 |
0 |
0 |
T107 |
0 |
101 |
0 |
0 |
T109 |
0 |
98 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
24286158 |
0 |
0 |
T1 |
9109 |
2167 |
0 |
0 |
T2 |
112068 |
115 |
0 |
0 |
T3 |
9780 |
95 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
1106 |
0 |
0 |
T31 |
7863 |
962 |
0 |
0 |
T32 |
11350 |
3255 |
0 |
0 |
T33 |
488769 |
21803 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
958 |
0 |
0 |
T107 |
0 |
101 |
0 |
0 |
T109 |
0 |
98 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
33716813 |
0 |
0 |
T1 |
9109 |
16 |
0 |
0 |
T2 |
112068 |
26 |
0 |
0 |
T3 |
9780 |
28 |
0 |
0 |
T29 |
50364 |
6174 |
0 |
0 |
T30 |
47014 |
246 |
0 |
0 |
T31 |
7863 |
9 |
0 |
0 |
T32 |
11350 |
12 |
0 |
0 |
T33 |
488769 |
6576 |
0 |
0 |
T34 |
8886 |
10 |
0 |
0 |
T35 |
8911 |
13 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2976 |
2976 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
46787247 |
0 |
0 |
T1 |
9109 |
16 |
0 |
0 |
T2 |
112068 |
106 |
0 |
0 |
T3 |
9780 |
89 |
0 |
0 |
T29 |
50364 |
6174 |
0 |
0 |
T30 |
47014 |
246 |
0 |
0 |
T31 |
7863 |
42 |
0 |
0 |
T32 |
11350 |
12 |
0 |
0 |
T33 |
488769 |
5662 |
0 |
0 |
T34 |
8886 |
10 |
0 |
0 |
T35 |
8911 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2976 |
2976 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
917973 |
0 |
0 |
T3 |
9780 |
16 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
119 |
0 |
0 |
T31 |
7863 |
0 |
0 |
0 |
T32 |
11350 |
0 |
0 |
0 |
T33 |
488769 |
4722 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
0 |
0 |
0 |
T36 |
0 |
21 |
0 |
0 |
T47 |
1443 |
0 |
0 |
0 |
T50 |
0 |
3168 |
0 |
0 |
T60 |
0 |
95 |
0 |
0 |
T107 |
7747 |
4 |
0 |
0 |
T108 |
0 |
16 |
0 |
0 |
T110 |
0 |
133 |
0 |
0 |
T111 |
0 |
240 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2976 |
2976 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
1933455 |
0 |
0 |
T3 |
9780 |
49 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
119 |
0 |
0 |
T31 |
7863 |
0 |
0 |
0 |
T32 |
11350 |
0 |
0 |
0 |
T33 |
488769 |
4722 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
0 |
0 |
0 |
T36 |
0 |
21 |
0 |
0 |
T47 |
1443 |
0 |
0 |
0 |
T50 |
0 |
3168 |
0 |
0 |
T60 |
0 |
392 |
0 |
0 |
T107 |
7747 |
17 |
0 |
0 |
T108 |
0 |
72 |
0 |
0 |
T110 |
0 |
133 |
0 |
0 |
T111 |
0 |
240 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2976 |
2976 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
32733946 |
0 |
0 |
T1 |
9109 |
16 |
0 |
0 |
T2 |
112068 |
26 |
0 |
0 |
T3 |
9780 |
12 |
0 |
0 |
T29 |
50364 |
6174 |
0 |
0 |
T30 |
47014 |
127 |
0 |
0 |
T31 |
7863 |
9 |
0 |
0 |
T32 |
11350 |
12 |
0 |
0 |
T33 |
488769 |
940 |
0 |
0 |
T34 |
8886 |
10 |
0 |
0 |
T35 |
8911 |
13 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2976 |
2976 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
44853792 |
0 |
0 |
T1 |
9109 |
16 |
0 |
0 |
T2 |
112068 |
106 |
0 |
0 |
T3 |
9780 |
40 |
0 |
0 |
T29 |
50364 |
6174 |
0 |
0 |
T30 |
47014 |
127 |
0 |
0 |
T31 |
7863 |
42 |
0 |
0 |
T32 |
11350 |
12 |
0 |
0 |
T33 |
488769 |
940 |
0 |
0 |
T34 |
8886 |
10 |
0 |
0 |
T35 |
8911 |
64 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
529912719 |
529659173 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2976 |
2976 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T30,T33 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T30,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T30,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T30,T107 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T30,T33 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T30,T33 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T30,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T30,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
1885510 |
0 |
0 |
T3 |
9780 |
49 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
119 |
0 |
0 |
T31 |
7863 |
0 |
0 |
0 |
T32 |
11350 |
0 |
0 |
0 |
T33 |
488769 |
4722 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
0 |
0 |
0 |
T36 |
0 |
21 |
0 |
0 |
T47 |
1443 |
0 |
0 |
0 |
T50 |
0 |
3168 |
0 |
0 |
T60 |
0 |
392 |
0 |
0 |
T107 |
7747 |
17 |
0 |
0 |
T108 |
0 |
72 |
0 |
0 |
T110 |
0 |
133 |
0 |
0 |
T111 |
0 |
240 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
1885510 |
0 |
0 |
T3 |
9780 |
49 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
119 |
0 |
0 |
T31 |
7863 |
0 |
0 |
0 |
T32 |
11350 |
0 |
0 |
0 |
T33 |
488769 |
4722 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
0 |
0 |
0 |
T36 |
0 |
21 |
0 |
0 |
T47 |
1443 |
0 |
0 |
0 |
T50 |
0 |
3168 |
0 |
0 |
T60 |
0 |
392 |
0 |
0 |
T107 |
7747 |
17 |
0 |
0 |
T108 |
0 |
72 |
0 |
0 |
T110 |
0 |
133 |
0 |
0 |
T111 |
0 |
240 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T30,T33 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T30,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T30,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T30,T33 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T30,T33 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T30,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T30,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
606711 |
0 |
0 |
T3 |
9780 |
16 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
119 |
0 |
0 |
T31 |
7863 |
0 |
0 |
0 |
T32 |
11350 |
0 |
0 |
0 |
T33 |
488769 |
2703 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
0 |
0 |
0 |
T36 |
0 |
12 |
0 |
0 |
T47 |
1443 |
0 |
0 |
0 |
T60 |
0 |
95 |
0 |
0 |
T107 |
7747 |
4 |
0 |
0 |
T108 |
0 |
16 |
0 |
0 |
T110 |
0 |
133 |
0 |
0 |
T111 |
0 |
240 |
0 |
0 |
T112 |
0 |
5 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
606711 |
0 |
0 |
T3 |
9780 |
16 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
119 |
0 |
0 |
T31 |
7863 |
0 |
0 |
0 |
T32 |
11350 |
0 |
0 |
0 |
T33 |
488769 |
2703 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
0 |
0 |
0 |
T36 |
0 |
12 |
0 |
0 |
T47 |
1443 |
0 |
0 |
0 |
T60 |
0 |
95 |
0 |
0 |
T107 |
7747 |
4 |
0 |
0 |
T108 |
0 |
16 |
0 |
0 |
T110 |
0 |
133 |
0 |
0 |
T111 |
0 |
240 |
0 |
0 |
T112 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T107,T108 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T30,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T30,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T30,T107 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T30,T33 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T30,T33 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T30,T33 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T107,T108 |
1 | 0 | Covered | T3,T30,T33 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T30,T33 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T30,T33 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T30,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T30,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
1343735 |
0 |
0 |
T3 |
9780 |
49 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
119 |
0 |
0 |
T31 |
7863 |
0 |
0 |
0 |
T32 |
11350 |
0 |
0 |
0 |
T33 |
488769 |
2703 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
0 |
0 |
0 |
T36 |
0 |
12 |
0 |
0 |
T47 |
1443 |
0 |
0 |
0 |
T60 |
0 |
392 |
0 |
0 |
T107 |
7747 |
17 |
0 |
0 |
T108 |
0 |
72 |
0 |
0 |
T110 |
0 |
133 |
0 |
0 |
T111 |
0 |
240 |
0 |
0 |
T112 |
0 |
30 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
527767800 |
0 |
0 |
T1 |
9109 |
9014 |
0 |
0 |
T2 |
112068 |
112061 |
0 |
0 |
T3 |
9780 |
9694 |
0 |
0 |
T29 |
50364 |
50280 |
0 |
0 |
T30 |
47014 |
46941 |
0 |
0 |
T31 |
7863 |
7763 |
0 |
0 |
T32 |
11350 |
11288 |
0 |
0 |
T33 |
488769 |
488674 |
0 |
0 |
T34 |
8886 |
8826 |
0 |
0 |
T35 |
8911 |
8851 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
527982796 |
1343735 |
0 |
0 |
T3 |
9780 |
49 |
0 |
0 |
T29 |
50364 |
0 |
0 |
0 |
T30 |
47014 |
119 |
0 |
0 |
T31 |
7863 |
0 |
0 |
0 |
T32 |
11350 |
0 |
0 |
0 |
T33 |
488769 |
2703 |
0 |
0 |
T34 |
8886 |
0 |
0 |
0 |
T35 |
8911 |
0 |
0 |
0 |
T36 |
0 |
12 |
0 |
0 |
T47 |
1443 |
0 |
0 |
0 |
T60 |
0 |
392 |
0 |
0 |
T107 |
7747 |
17 |
0 |
0 |
T108 |
0 |
72 |
0 |
0 |
T110 |
0 |
133 |
0 |
0 |
T111 |
0 |
240 |
0 |
0 |
T112 |
0 |
30 |
0 |
0 |