Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T98,T99 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T3,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
145733307 |
0 |
0 |
| T1 |
525358 |
519345 |
0 |
0 |
| T2 |
1619 |
0 |
0 |
0 |
| T3 |
18095 |
10614 |
0 |
0 |
| T4 |
448230 |
440067 |
0 |
0 |
| T5 |
0 |
356686 |
0 |
0 |
| T16 |
0 |
402355 |
0 |
0 |
| T20 |
0 |
227627 |
0 |
0 |
| T21 |
0 |
580 |
0 |
0 |
| T27 |
11513 |
0 |
0 |
0 |
| T28 |
557604 |
0 |
0 |
0 |
| T29 |
8700 |
0 |
0 |
0 |
| T30 |
10006 |
0 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T40 |
0 |
441006 |
0 |
0 |
| T100 |
0 |
263618 |
0 |
0 |
| T101 |
0 |
186923 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
145733307 |
0 |
0 |
| T1 |
525358 |
519345 |
0 |
0 |
| T2 |
1619 |
0 |
0 |
0 |
| T3 |
18095 |
10614 |
0 |
0 |
| T4 |
448230 |
440067 |
0 |
0 |
| T5 |
0 |
356686 |
0 |
0 |
| T16 |
0 |
402355 |
0 |
0 |
| T20 |
0 |
227627 |
0 |
0 |
| T21 |
0 |
580 |
0 |
0 |
| T27 |
11513 |
0 |
0 |
0 |
| T28 |
557604 |
0 |
0 |
0 |
| T29 |
8700 |
0 |
0 |
0 |
| T30 |
10006 |
0 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T40 |
0 |
441006 |
0 |
0 |
| T100 |
0 |
263618 |
0 |
0 |
| T101 |
0 |
186923 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T4,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T3,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T64,T65,T66 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T3,T27 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T27,T28 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T3,T27 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
293357170 |
0 |
0 |
| T1 |
525358 |
519282 |
0 |
0 |
| T2 |
1619 |
0 |
0 |
0 |
| T3 |
18095 |
11874 |
0 |
0 |
| T4 |
448230 |
440051 |
0 |
0 |
| T27 |
11513 |
2376 |
0 |
0 |
| T28 |
557604 |
524198 |
0 |
0 |
| T29 |
8700 |
750 |
0 |
0 |
| T30 |
10006 |
1539 |
0 |
0 |
| T31 |
9144 |
2947 |
0 |
0 |
| T32 |
0 |
1285 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T41 |
0 |
1129 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
293357170 |
0 |
0 |
| T1 |
525358 |
519282 |
0 |
0 |
| T2 |
1619 |
0 |
0 |
0 |
| T3 |
18095 |
11874 |
0 |
0 |
| T4 |
448230 |
440051 |
0 |
0 |
| T27 |
11513 |
2376 |
0 |
0 |
| T28 |
557604 |
524198 |
0 |
0 |
| T29 |
8700 |
750 |
0 |
0 |
| T30 |
10006 |
1539 |
0 |
0 |
| T31 |
9144 |
2947 |
0 |
0 |
| T32 |
0 |
1285 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T41 |
0 |
1129 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T54,T55,T56 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T27,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T27,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T27,T28 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T28,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T27,T28 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T27,T28 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T27,T28 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
24688573 |
0 |
0 |
| T1 |
525358 |
1977 |
0 |
0 |
| T2 |
1619 |
0 |
0 |
0 |
| T3 |
18095 |
0 |
0 |
0 |
| T4 |
448230 |
946 |
0 |
0 |
| T5 |
0 |
740 |
0 |
0 |
| T27 |
11513 |
3487 |
0 |
0 |
| T28 |
557604 |
127809 |
0 |
0 |
| T29 |
8700 |
1888 |
0 |
0 |
| T30 |
10006 |
89 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T32 |
0 |
2186 |
0 |
0 |
| T33 |
0 |
1119 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T95 |
0 |
91 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
24688573 |
0 |
0 |
| T1 |
525358 |
1977 |
0 |
0 |
| T2 |
1619 |
0 |
0 |
0 |
| T3 |
18095 |
0 |
0 |
0 |
| T4 |
448230 |
946 |
0 |
0 |
| T5 |
0 |
740 |
0 |
0 |
| T27 |
11513 |
3487 |
0 |
0 |
| T28 |
557604 |
127809 |
0 |
0 |
| T29 |
8700 |
1888 |
0 |
0 |
| T30 |
10006 |
89 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T32 |
0 |
2186 |
0 |
0 |
| T33 |
0 |
1119 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T95 |
0 |
91 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
33224028 |
0 |
0 |
| T1 |
525358 |
48733 |
0 |
0 |
| T2 |
1619 |
12 |
0 |
0 |
| T3 |
18095 |
55 |
0 |
0 |
| T4 |
448230 |
219127 |
0 |
0 |
| T27 |
11513 |
12 |
0 |
0 |
| T28 |
557604 |
21210 |
0 |
0 |
| T29 |
8700 |
16 |
0 |
0 |
| T30 |
10006 |
27 |
0 |
0 |
| T31 |
9144 |
10 |
0 |
0 |
| T35 |
2679 |
18 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2975 |
2975 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
47648219 |
0 |
0 |
| T1 |
525358 |
48733 |
0 |
0 |
| T2 |
1619 |
12 |
0 |
0 |
| T3 |
18095 |
224 |
0 |
0 |
| T4 |
448230 |
219127 |
0 |
0 |
| T27 |
11513 |
20 |
0 |
0 |
| T28 |
557604 |
95783 |
0 |
0 |
| T29 |
8700 |
16 |
0 |
0 |
| T30 |
10006 |
27 |
0 |
0 |
| T31 |
9144 |
23 |
0 |
0 |
| T35 |
2679 |
18 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2975 |
2975 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
918491 |
0 |
0 |
| T3 |
18095 |
2 |
0 |
0 |
| T4 |
448230 |
0 |
0 |
0 |
| T16 |
0 |
530 |
0 |
0 |
| T18 |
0 |
1328 |
0 |
0 |
| T21 |
0 |
17 |
0 |
0 |
| T27 |
11513 |
0 |
0 |
0 |
| T28 |
557604 |
16960 |
0 |
0 |
| T29 |
8700 |
0 |
0 |
0 |
| T30 |
10006 |
10 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T32 |
9362 |
0 |
0 |
0 |
| T33 |
0 |
144 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T41 |
7377 |
0 |
0 |
0 |
| T94 |
0 |
16 |
0 |
0 |
| T95 |
0 |
16 |
0 |
0 |
| T96 |
0 |
14 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2975 |
2975 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
1882124 |
0 |
0 |
| T3 |
18095 |
7 |
0 |
0 |
| T4 |
448230 |
0 |
0 |
0 |
| T16 |
0 |
530 |
0 |
0 |
| T18 |
0 |
6043 |
0 |
0 |
| T21 |
0 |
17 |
0 |
0 |
| T27 |
11513 |
0 |
0 |
0 |
| T28 |
557604 |
76688 |
0 |
0 |
| T29 |
8700 |
0 |
0 |
0 |
| T30 |
10006 |
10 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T32 |
9362 |
0 |
0 |
0 |
| T33 |
0 |
626 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T41 |
7377 |
0 |
0 |
0 |
| T94 |
0 |
95 |
0 |
0 |
| T95 |
0 |
16 |
0 |
0 |
| T96 |
0 |
14 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2975 |
2975 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
32236792 |
0 |
0 |
| T1 |
525358 |
48733 |
0 |
0 |
| T2 |
1619 |
12 |
0 |
0 |
| T3 |
18095 |
53 |
0 |
0 |
| T4 |
448230 |
219127 |
0 |
0 |
| T27 |
11513 |
12 |
0 |
0 |
| T28 |
557604 |
4250 |
0 |
0 |
| T29 |
8700 |
16 |
0 |
0 |
| T30 |
10006 |
17 |
0 |
0 |
| T31 |
9144 |
10 |
0 |
0 |
| T35 |
2679 |
18 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2975 |
2975 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
45766095 |
0 |
0 |
| T1 |
525358 |
48733 |
0 |
0 |
| T2 |
1619 |
12 |
0 |
0 |
| T3 |
18095 |
217 |
0 |
0 |
| T4 |
448230 |
219127 |
0 |
0 |
| T27 |
11513 |
20 |
0 |
0 |
| T28 |
557604 |
19095 |
0 |
0 |
| T29 |
8700 |
16 |
0 |
0 |
| T30 |
10006 |
17 |
0 |
0 |
| T31 |
9144 |
23 |
0 |
0 |
| T35 |
2679 |
18 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
525977569 |
525723938 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2975 |
2975 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
| T31 |
1 |
1 |
0 |
0 |
| T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T28,T30 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T28,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T28,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T28,T33 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T28,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T28,T30 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T28,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T28,T30 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
1833310 |
0 |
0 |
| T3 |
18095 |
7 |
0 |
0 |
| T4 |
448230 |
0 |
0 |
0 |
| T16 |
0 |
530 |
0 |
0 |
| T18 |
0 |
6043 |
0 |
0 |
| T21 |
0 |
17 |
0 |
0 |
| T27 |
11513 |
0 |
0 |
0 |
| T28 |
557604 |
76688 |
0 |
0 |
| T29 |
8700 |
0 |
0 |
0 |
| T30 |
10006 |
10 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T32 |
9362 |
0 |
0 |
0 |
| T33 |
0 |
626 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T41 |
7377 |
0 |
0 |
0 |
| T94 |
0 |
95 |
0 |
0 |
| T95 |
0 |
16 |
0 |
0 |
| T96 |
0 |
14 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
1833310 |
0 |
0 |
| T3 |
18095 |
7 |
0 |
0 |
| T4 |
448230 |
0 |
0 |
0 |
| T16 |
0 |
530 |
0 |
0 |
| T18 |
0 |
6043 |
0 |
0 |
| T21 |
0 |
17 |
0 |
0 |
| T27 |
11513 |
0 |
0 |
0 |
| T28 |
557604 |
76688 |
0 |
0 |
| T29 |
8700 |
0 |
0 |
0 |
| T30 |
10006 |
10 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T32 |
9362 |
0 |
0 |
0 |
| T33 |
0 |
626 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T41 |
7377 |
0 |
0 |
0 |
| T94 |
0 |
95 |
0 |
0 |
| T95 |
0 |
16 |
0 |
0 |
| T96 |
0 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T28,T30,T33 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T28,T30,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T28,T30,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T28,T30,T33 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T28,T30,T33 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T28,T30,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T28,T30,T33 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
605630 |
0 |
0 |
| T4 |
448230 |
0 |
0 |
0 |
| T16 |
0 |
178 |
0 |
0 |
| T21 |
0 |
8 |
0 |
0 |
| T24 |
1840 |
0 |
0 |
0 |
| T28 |
557604 |
16960 |
0 |
0 |
| T29 |
8700 |
0 |
0 |
0 |
| T30 |
10006 |
10 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T32 |
9362 |
0 |
0 |
0 |
| T33 |
34546 |
144 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T41 |
7377 |
0 |
0 |
0 |
| T51 |
0 |
15 |
0 |
0 |
| T94 |
0 |
16 |
0 |
0 |
| T95 |
0 |
16 |
0 |
0 |
| T96 |
0 |
14 |
0 |
0 |
| T97 |
0 |
144 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
605630 |
0 |
0 |
| T4 |
448230 |
0 |
0 |
0 |
| T16 |
0 |
178 |
0 |
0 |
| T21 |
0 |
8 |
0 |
0 |
| T24 |
1840 |
0 |
0 |
0 |
| T28 |
557604 |
16960 |
0 |
0 |
| T29 |
8700 |
0 |
0 |
0 |
| T30 |
10006 |
10 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T32 |
9362 |
0 |
0 |
0 |
| T33 |
34546 |
144 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T41 |
7377 |
0 |
0 |
0 |
| T51 |
0 |
15 |
0 |
0 |
| T94 |
0 |
16 |
0 |
0 |
| T95 |
0 |
16 |
0 |
0 |
| T96 |
0 |
14 |
0 |
0 |
| T97 |
0 |
144 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T28,T33,T94 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T28,T30,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T28,T30,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T28,T33,T94 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T28,T30,T33 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T28,T30,T33 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T28,T30,T33 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T28,T33,T94 |
| 1 | 0 | Covered | T28,T30,T33 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T28,T30,T33 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T28,T30,T33 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T28,T30,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T28,T30,T33 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
1267857 |
0 |
0 |
| T4 |
448230 |
0 |
0 |
0 |
| T16 |
0 |
178 |
0 |
0 |
| T21 |
0 |
8 |
0 |
0 |
| T24 |
1840 |
0 |
0 |
0 |
| T28 |
557604 |
76688 |
0 |
0 |
| T29 |
8700 |
0 |
0 |
0 |
| T30 |
10006 |
10 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T32 |
9362 |
0 |
0 |
0 |
| T33 |
34546 |
626 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T41 |
7377 |
0 |
0 |
0 |
| T51 |
0 |
45 |
0 |
0 |
| T94 |
0 |
95 |
0 |
0 |
| T95 |
0 |
16 |
0 |
0 |
| T96 |
0 |
14 |
0 |
0 |
| T97 |
0 |
144 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
523934614 |
0 |
0 |
| T1 |
525358 |
525266 |
0 |
0 |
| T2 |
1619 |
1551 |
0 |
0 |
| T3 |
18095 |
18032 |
0 |
0 |
| T4 |
448230 |
448171 |
0 |
0 |
| T27 |
11513 |
11443 |
0 |
0 |
| T28 |
557604 |
557598 |
0 |
0 |
| T29 |
8700 |
8602 |
0 |
0 |
| T30 |
10006 |
9925 |
0 |
0 |
| T31 |
9144 |
9063 |
0 |
0 |
| T35 |
2679 |
2617 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
524149542 |
1267857 |
0 |
0 |
| T4 |
448230 |
0 |
0 |
0 |
| T16 |
0 |
178 |
0 |
0 |
| T21 |
0 |
8 |
0 |
0 |
| T24 |
1840 |
0 |
0 |
0 |
| T28 |
557604 |
76688 |
0 |
0 |
| T29 |
8700 |
0 |
0 |
0 |
| T30 |
10006 |
10 |
0 |
0 |
| T31 |
9144 |
0 |
0 |
0 |
| T32 |
9362 |
0 |
0 |
0 |
| T33 |
34546 |
626 |
0 |
0 |
| T35 |
2679 |
0 |
0 |
0 |
| T41 |
7377 |
0 |
0 |
0 |
| T51 |
0 |
45 |
0 |
0 |
| T94 |
0 |
95 |
0 |
0 |
| T95 |
0 |
16 |
0 |
0 |
| T96 |
0 |
14 |
0 |
0 |
| T97 |
0 |
144 |
0 |
0 |