dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.86 100.00 71.43 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.06 100.00 88.24 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.86 100.00 71.43 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.06 100.00 88.24 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions141071.43
Logical141071.43
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT98,T99
110Not Covered
111CoveredT1,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T4,T5

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 524149542 145733307 0 0
DepthKnown_A 524149542 523934614 0 0
RvalidKnown_A 524149542 523934614 0 0
WreadyKnown_A 524149542 523934614 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 524149542 145733307 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 145733307 0 0
T1 525358 519345 0 0
T2 1619 0 0 0
T3 18095 10614 0 0
T4 448230 440067 0 0
T5 0 356686 0 0
T16 0 402355 0 0
T20 0 227627 0 0
T21 0 580 0 0
T27 11513 0 0 0
T28 557604 0 0 0
T29 8700 0 0 0
T30 10006 0 0 0
T31 9144 0 0 0
T35 2679 0 0 0
T40 0 441006 0 0
T100 0 263618 0 0
T101 0 186923 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 145733307 0 0
T1 525358 519345 0 0
T2 1619 0 0 0
T3 18095 10614 0 0
T4 448230 440067 0 0
T5 0 356686 0 0
T16 0 402355 0 0
T20 0 227627 0 0
T21 0 580 0 0
T27 11513 0 0 0
T28 557604 0 0 0
T29 8700 0 0 0
T30 10006 0 0 0
T31 9144 0 0 0
T35 2679 0 0 0
T40 0 441006 0 0
T100 0 263618 0 0
T101 0 186923 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions141071.43
Logical141071.43
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T3,T27

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT64,T65,T66
110Not Covered
111CoveredT1,T3,T27

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T3,T27
110Not Covered
111CoveredT1,T27,T28

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T27
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 524149542 293357170 0 0
DepthKnown_A 524149542 523934614 0 0
RvalidKnown_A 524149542 523934614 0 0
WreadyKnown_A 524149542 523934614 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 524149542 293357170 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 293357170 0 0
T1 525358 519282 0 0
T2 1619 0 0 0
T3 18095 11874 0 0
T4 448230 440051 0 0
T27 11513 2376 0 0
T28 557604 524198 0 0
T29 8700 750 0 0
T30 10006 1539 0 0
T31 9144 2947 0 0
T32 0 1285 0 0
T35 2679 0 0 0
T41 0 1129 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 293357170 0 0
T1 525358 519282 0 0
T2 1619 0 0 0
T3 18095 11874 0 0
T4 448230 440051 0 0
T27 11513 2376 0 0
T28 557604 524198 0 0
T29 8700 750 0 0
T30 10006 1539 0 0
T31 9144 2947 0 0
T32 0 1285 0 0
T35 2679 0 0 0
T41 0 1129 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT54,T55,T56
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T27,T28

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T27,T28

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T27,T28
110Not Covered
111CoveredT1,T28,T30

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T27,T28
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T27,T28


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T27,T28
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 524149542 24688573 0 0
DepthKnown_A 524149542 523934614 0 0
RvalidKnown_A 524149542 523934614 0 0
WreadyKnown_A 524149542 523934614 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 524149542 24688573 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 24688573 0 0
T1 525358 1977 0 0
T2 1619 0 0 0
T3 18095 0 0 0
T4 448230 946 0 0
T5 0 740 0 0
T27 11513 3487 0 0
T28 557604 127809 0 0
T29 8700 1888 0 0
T30 10006 89 0 0
T31 9144 0 0 0
T32 0 2186 0 0
T33 0 1119 0 0
T35 2679 0 0 0
T95 0 91 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 24688573 0 0
T1 525358 1977 0 0
T2 1619 0 0 0
T3 18095 0 0 0
T4 448230 946 0 0
T5 0 740 0 0
T27 11513 3487 0 0
T28 557604 127809 0 0
T29 8700 1888 0 0
T30 10006 89 0 0
T31 9144 0 0 0
T32 0 2186 0 0
T33 0 1119 0 0
T35 2679 0 0 0
T95 0 91 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 525977569 33224028 0 0
DepthKnown_A 525977569 525723938 0 0
RvalidKnown_A 525977569 525723938 0 0
WreadyKnown_A 525977569 525723938 0 0
gen_passthru_fifo.paramCheckPass 2975 2975 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 33224028 0 0
T1 525358 48733 0 0
T2 1619 12 0 0
T3 18095 55 0 0
T4 448230 219127 0 0
T27 11513 12 0 0
T28 557604 21210 0 0
T29 8700 16 0 0
T30 10006 27 0 0
T31 9144 10 0 0
T35 2679 18 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2975 2975 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 525977569 47648219 0 0
DepthKnown_A 525977569 525723938 0 0
RvalidKnown_A 525977569 525723938 0 0
WreadyKnown_A 525977569 525723938 0 0
gen_passthru_fifo.paramCheckPass 2975 2975 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 47648219 0 0
T1 525358 48733 0 0
T2 1619 12 0 0
T3 18095 224 0 0
T4 448230 219127 0 0
T27 11513 20 0 0
T28 557604 95783 0 0
T29 8700 16 0 0
T30 10006 27 0 0
T31 9144 23 0 0
T35 2679 18 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2975 2975 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 525977569 918491 0 0
DepthKnown_A 525977569 525723938 0 0
RvalidKnown_A 525977569 525723938 0 0
WreadyKnown_A 525977569 525723938 0 0
gen_passthru_fifo.paramCheckPass 2975 2975 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 918491 0 0
T3 18095 2 0 0
T4 448230 0 0 0
T16 0 530 0 0
T18 0 1328 0 0
T21 0 17 0 0
T27 11513 0 0 0
T28 557604 16960 0 0
T29 8700 0 0 0
T30 10006 10 0 0
T31 9144 0 0 0
T32 9362 0 0 0
T33 0 144 0 0
T35 2679 0 0 0
T41 7377 0 0 0
T94 0 16 0 0
T95 0 16 0 0
T96 0 14 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2975 2975 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 525977569 1882124 0 0
DepthKnown_A 525977569 525723938 0 0
RvalidKnown_A 525977569 525723938 0 0
WreadyKnown_A 525977569 525723938 0 0
gen_passthru_fifo.paramCheckPass 2975 2975 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 1882124 0 0
T3 18095 7 0 0
T4 448230 0 0 0
T16 0 530 0 0
T18 0 6043 0 0
T21 0 17 0 0
T27 11513 0 0 0
T28 557604 76688 0 0
T29 8700 0 0 0
T30 10006 10 0 0
T31 9144 0 0 0
T32 9362 0 0 0
T33 0 626 0 0
T35 2679 0 0 0
T41 7377 0 0 0
T94 0 95 0 0
T95 0 16 0 0
T96 0 14 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2975 2975 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 525977569 32236792 0 0
DepthKnown_A 525977569 525723938 0 0
RvalidKnown_A 525977569 525723938 0 0
WreadyKnown_A 525977569 525723938 0 0
gen_passthru_fifo.paramCheckPass 2975 2975 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 32236792 0 0
T1 525358 48733 0 0
T2 1619 12 0 0
T3 18095 53 0 0
T4 448230 219127 0 0
T27 11513 12 0 0
T28 557604 4250 0 0
T29 8700 16 0 0
T30 10006 17 0 0
T31 9144 10 0 0
T35 2679 18 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2975 2975 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 525977569 45766095 0 0
DepthKnown_A 525977569 525723938 0 0
RvalidKnown_A 525977569 525723938 0 0
WreadyKnown_A 525977569 525723938 0 0
gen_passthru_fifo.paramCheckPass 2975 2975 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 45766095 0 0
T1 525358 48733 0 0
T2 1619 12 0 0
T3 18095 217 0 0
T4 448230 219127 0 0
T27 11513 20 0 0
T28 557604 19095 0 0
T29 8700 16 0 0
T30 10006 17 0 0
T31 9144 23 0 0
T35 2679 18 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 525977569 525723938 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2975 2975 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T35 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T28,T30
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T28,T30

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T28,T30

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T28,T33
110Not Covered
111CoveredT3,T28,T30

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T28,T30
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T28,T30


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T28,T30
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 524149542 1833310 0 0
DepthKnown_A 524149542 523934614 0 0
RvalidKnown_A 524149542 523934614 0 0
WreadyKnown_A 524149542 523934614 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 524149542 1833310 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 1833310 0 0
T3 18095 7 0 0
T4 448230 0 0 0
T16 0 530 0 0
T18 0 6043 0 0
T21 0 17 0 0
T27 11513 0 0 0
T28 557604 76688 0 0
T29 8700 0 0 0
T30 10006 10 0 0
T31 9144 0 0 0
T32 9362 0 0 0
T33 0 626 0 0
T35 2679 0 0 0
T41 7377 0 0 0
T94 0 95 0 0
T95 0 16 0 0
T96 0 14 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 1833310 0 0
T3 18095 7 0 0
T4 448230 0 0 0
T16 0 530 0 0
T18 0 6043 0 0
T21 0 17 0 0
T27 11513 0 0 0
T28 557604 76688 0 0
T29 8700 0 0 0
T30 10006 10 0 0
T31 9144 0 0 0
T32 9362 0 0 0
T33 0 626 0 0
T35 2679 0 0 0
T41 7377 0 0 0
T94 0 95 0 0
T95 0 16 0 0
T96 0 14 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT28,T30,T33
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT28,T30,T33

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT28,T30,T33

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT28,T30,T33

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT28,T30,T33
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T28,T30,T33


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T28,T30,T33
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 524149542 605630 0 0
DepthKnown_A 524149542 523934614 0 0
RvalidKnown_A 524149542 523934614 0 0
WreadyKnown_A 524149542 523934614 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 524149542 605630 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 605630 0 0
T4 448230 0 0 0
T16 0 178 0 0
T21 0 8 0 0
T24 1840 0 0 0
T28 557604 16960 0 0
T29 8700 0 0 0
T30 10006 10 0 0
T31 9144 0 0 0
T32 9362 0 0 0
T33 34546 144 0 0
T35 2679 0 0 0
T41 7377 0 0 0
T51 0 15 0 0
T94 0 16 0 0
T95 0 16 0 0
T96 0 14 0 0
T97 0 144 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 605630 0 0
T4 448230 0 0 0
T16 0 178 0 0
T21 0 8 0 0
T24 1840 0 0 0
T28 557604 16960 0 0
T29 8700 0 0 0
T30 10006 10 0 0
T31 9144 0 0 0
T32 9362 0 0 0
T33 34546 144 0 0
T35 2679 0 0 0
T41 7377 0 0 0
T51 0 15 0 0
T94 0 16 0 0
T95 0 16 0 0
T96 0 14 0 0
T97 0 144 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT28,T33,T94
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT28,T30,T33

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT28,T30,T33

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT28,T33,T94
110Not Covered
111CoveredT28,T30,T33

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT28,T30,T33

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT28,T30,T33

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT28,T33,T94
10CoveredT28,T30,T33
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT28,T30,T33
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T28,T30,T33
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T28,T30,T33


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T28,T30,T33
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 524149542 1267857 0 0
DepthKnown_A 524149542 523934614 0 0
RvalidKnown_A 524149542 523934614 0 0
WreadyKnown_A 524149542 523934614 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 524149542 1267857 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 1267857 0 0
T4 448230 0 0 0
T16 0 178 0 0
T21 0 8 0 0
T24 1840 0 0 0
T28 557604 76688 0 0
T29 8700 0 0 0
T30 10006 10 0 0
T31 9144 0 0 0
T32 9362 0 0 0
T33 34546 626 0 0
T35 2679 0 0 0
T41 7377 0 0 0
T51 0 45 0 0
T94 0 95 0 0
T95 0 16 0 0
T96 0 14 0 0
T97 0 144 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 523934614 0 0
T1 525358 525266 0 0
T2 1619 1551 0 0
T3 18095 18032 0 0
T4 448230 448171 0 0
T27 11513 11443 0 0
T28 557604 557598 0 0
T29 8700 8602 0 0
T30 10006 9925 0 0
T31 9144 9063 0 0
T35 2679 2617 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 524149542 1267857 0 0
T4 448230 0 0 0
T16 0 178 0 0
T21 0 8 0 0
T24 1840 0 0 0
T28 557604 76688 0 0
T29 8700 0 0 0
T30 10006 10 0 0
T31 9144 0 0 0
T32 9362 0 0 0
T33 34546 626 0 0
T35 2679 0 0 0
T41 7377 0 0 0
T51 0 45 0 0
T94 0 95 0 0
T95 0 16 0 0
T96 0 14 0 0
T97 0 144 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%