Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T18,T6,T30 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T18,T28,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T55,T104,T105 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T18,T28,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T18,T28,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T28,T6,T90 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T18,T28,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
145146806 |
0 |
0 |
| T4 |
664416 |
0 |
0 |
0 |
| T5 |
224845 |
0 |
0 |
0 |
| T6 |
0 |
247360 |
0 |
0 |
| T18 |
15463 |
8029 |
0 |
0 |
| T19 |
7165 |
0 |
0 |
0 |
| T20 |
45920 |
0 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T27 |
8646 |
0 |
0 |
0 |
| T28 |
10893 |
570 |
0 |
0 |
| T30 |
0 |
290103 |
0 |
0 |
| T83 |
0 |
467519 |
0 |
0 |
| T90 |
0 |
565 |
0 |
0 |
| T94 |
0 |
244160 |
0 |
0 |
| T102 |
1802 |
0 |
0 |
0 |
| T106 |
0 |
566 |
0 |
0 |
| T107 |
0 |
2012 |
0 |
0 |
| T108 |
0 |
589 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
145146806 |
0 |
0 |
| T4 |
664416 |
0 |
0 |
0 |
| T5 |
224845 |
0 |
0 |
0 |
| T6 |
0 |
247360 |
0 |
0 |
| T18 |
15463 |
8029 |
0 |
0 |
| T19 |
7165 |
0 |
0 |
0 |
| T20 |
45920 |
0 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T27 |
8646 |
0 |
0 |
0 |
| T28 |
10893 |
570 |
0 |
0 |
| T30 |
0 |
290103 |
0 |
0 |
| T83 |
0 |
467519 |
0 |
0 |
| T90 |
0 |
565 |
0 |
0 |
| T94 |
0 |
244160 |
0 |
0 |
| T102 |
1802 |
0 |
0 |
0 |
| T106 |
0 |
566 |
0 |
0 |
| T107 |
0 |
2012 |
0 |
0 |
| T108 |
0 |
589 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T18,T6,T30 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T56,T57 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T16 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
287558192 |
0 |
0 |
| T1 |
11190 |
2470 |
0 |
0 |
| T2 |
182105 |
1817 |
0 |
0 |
| T3 |
8340 |
2458 |
0 |
0 |
| T4 |
664416 |
0 |
0 |
0 |
| T16 |
9889 |
1224 |
0 |
0 |
| T17 |
6742 |
0 |
0 |
0 |
| T18 |
15463 |
8099 |
0 |
0 |
| T19 |
7165 |
1274 |
0 |
0 |
| T20 |
45920 |
36042 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
0 |
1657 |
0 |
0 |
| T27 |
0 |
2605 |
0 |
0 |
| T28 |
0 |
2195 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
287558192 |
0 |
0 |
| T1 |
11190 |
2470 |
0 |
0 |
| T2 |
182105 |
1817 |
0 |
0 |
| T3 |
8340 |
2458 |
0 |
0 |
| T4 |
664416 |
0 |
0 |
0 |
| T16 |
9889 |
1224 |
0 |
0 |
| T17 |
6742 |
0 |
0 |
0 |
| T18 |
15463 |
8099 |
0 |
0 |
| T19 |
7165 |
1274 |
0 |
0 |
| T20 |
45920 |
36042 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
0 |
1657 |
0 |
0 |
| T27 |
0 |
2605 |
0 |
0 |
| T28 |
0 |
2195 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T46,T47,T48 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T16 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T16 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T16 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
23482838 |
0 |
0 |
| T2 |
182105 |
108 |
0 |
0 |
| T3 |
8340 |
93 |
0 |
0 |
| T4 |
664416 |
0 |
0 |
0 |
| T6 |
0 |
561 |
0 |
0 |
| T16 |
9889 |
115 |
0 |
0 |
| T17 |
6742 |
0 |
0 |
0 |
| T18 |
15463 |
0 |
0 |
0 |
| T19 |
7165 |
0 |
0 |
0 |
| T20 |
45920 |
1538 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T28 |
0 |
199 |
0 |
0 |
| T29 |
0 |
1352 |
0 |
0 |
| T30 |
0 |
729 |
0 |
0 |
| T90 |
0 |
1016 |
0 |
0 |
| T97 |
0 |
100 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
23482838 |
0 |
0 |
| T2 |
182105 |
108 |
0 |
0 |
| T3 |
8340 |
93 |
0 |
0 |
| T4 |
664416 |
0 |
0 |
0 |
| T6 |
0 |
561 |
0 |
0 |
| T16 |
9889 |
115 |
0 |
0 |
| T17 |
6742 |
0 |
0 |
0 |
| T18 |
15463 |
0 |
0 |
0 |
| T19 |
7165 |
0 |
0 |
0 |
| T20 |
45920 |
1538 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T28 |
0 |
199 |
0 |
0 |
| T29 |
0 |
1352 |
0 |
0 |
| T30 |
0 |
729 |
0 |
0 |
| T90 |
0 |
1016 |
0 |
0 |
| T97 |
0 |
100 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
33829827 |
0 |
0 |
| T1 |
11190 |
11 |
0 |
0 |
| T2 |
182105 |
89 |
0 |
0 |
| T3 |
8340 |
14 |
0 |
0 |
| T4 |
664416 |
22110 |
0 |
0 |
| T16 |
9889 |
15 |
0 |
0 |
| T17 |
6742 |
9 |
0 |
0 |
| T18 |
15463 |
825 |
0 |
0 |
| T19 |
7165 |
10 |
0 |
0 |
| T20 |
45920 |
269 |
0 |
0 |
| T21 |
7143 |
11 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2974 |
2974 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
| T21 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
46976907 |
0 |
0 |
| T1 |
11190 |
23 |
0 |
0 |
| T2 |
182105 |
253 |
0 |
0 |
| T3 |
8340 |
14 |
0 |
0 |
| T4 |
664416 |
99886 |
0 |
0 |
| T16 |
9889 |
56 |
0 |
0 |
| T17 |
6742 |
9 |
0 |
0 |
| T18 |
15463 |
3699 |
0 |
0 |
| T19 |
7165 |
10 |
0 |
0 |
| T20 |
45920 |
880 |
0 |
0 |
| T21 |
7143 |
52 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2974 |
2974 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
| T21 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
874919 |
0 |
0 |
| T4 |
664416 |
3937 |
0 |
0 |
| T5 |
224845 |
1312 |
0 |
0 |
| T19 |
7165 |
0 |
0 |
0 |
| T20 |
45920 |
208 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T27 |
8646 |
0 |
0 |
0 |
| T28 |
10893 |
21 |
0 |
0 |
| T29 |
0 |
176 |
0 |
0 |
| T41 |
0 |
10 |
0 |
0 |
| T42 |
0 |
16 |
0 |
0 |
| T85 |
0 |
1361 |
0 |
0 |
| T97 |
0 |
6 |
0 |
0 |
| T98 |
0 |
288 |
0 |
0 |
| T102 |
1802 |
0 |
0 |
0 |
| T103 |
8340 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2974 |
2974 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
| T21 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
1825799 |
0 |
0 |
| T4 |
664416 |
18092 |
0 |
0 |
| T5 |
224845 |
1312 |
0 |
0 |
| T19 |
7165 |
0 |
0 |
0 |
| T20 |
45920 |
683 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T27 |
8646 |
0 |
0 |
0 |
| T28 |
10893 |
21 |
0 |
0 |
| T29 |
0 |
176 |
0 |
0 |
| T41 |
0 |
10 |
0 |
0 |
| T42 |
0 |
52 |
0 |
0 |
| T85 |
0 |
1360 |
0 |
0 |
| T97 |
0 |
29 |
0 |
0 |
| T98 |
0 |
288 |
0 |
0 |
| T102 |
1802 |
0 |
0 |
0 |
| T103 |
8340 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2974 |
2974 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
| T21 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
32889511 |
0 |
0 |
| T1 |
11190 |
11 |
0 |
0 |
| T2 |
182105 |
89 |
0 |
0 |
| T3 |
8340 |
14 |
0 |
0 |
| T4 |
664416 |
18173 |
0 |
0 |
| T16 |
9889 |
15 |
0 |
0 |
| T17 |
6742 |
9 |
0 |
0 |
| T18 |
15463 |
825 |
0 |
0 |
| T19 |
7165 |
10 |
0 |
0 |
| T20 |
45920 |
61 |
0 |
0 |
| T21 |
7143 |
11 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2974 |
2974 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
| T21 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
45151108 |
0 |
0 |
| T1 |
11190 |
23 |
0 |
0 |
| T2 |
182105 |
253 |
0 |
0 |
| T3 |
8340 |
14 |
0 |
0 |
| T4 |
664416 |
81794 |
0 |
0 |
| T16 |
9889 |
56 |
0 |
0 |
| T17 |
6742 |
9 |
0 |
0 |
| T18 |
15463 |
3699 |
0 |
0 |
| T19 |
7165 |
10 |
0 |
0 |
| T20 |
45920 |
197 |
0 |
0 |
| T21 |
7143 |
52 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
517430206 |
517177931 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2974 |
2974 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
| T21 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T20,T5 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T20,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T20,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T20,T28 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T20,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T4,T20,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T4,T20,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T20,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
1759758 |
0 |
0 |
| T4 |
664416 |
18092 |
0 |
0 |
| T5 |
224845 |
1312 |
0 |
0 |
| T19 |
7165 |
0 |
0 |
0 |
| T20 |
45920 |
683 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T27 |
8646 |
0 |
0 |
0 |
| T28 |
10893 |
21 |
0 |
0 |
| T29 |
0 |
176 |
0 |
0 |
| T41 |
0 |
10 |
0 |
0 |
| T42 |
0 |
52 |
0 |
0 |
| T85 |
0 |
1360 |
0 |
0 |
| T97 |
0 |
29 |
0 |
0 |
| T98 |
0 |
288 |
0 |
0 |
| T102 |
1802 |
0 |
0 |
0 |
| T103 |
8340 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
1759758 |
0 |
0 |
| T4 |
664416 |
18092 |
0 |
0 |
| T5 |
224845 |
1312 |
0 |
0 |
| T19 |
7165 |
0 |
0 |
0 |
| T20 |
45920 |
683 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T27 |
8646 |
0 |
0 |
0 |
| T28 |
10893 |
21 |
0 |
0 |
| T29 |
0 |
176 |
0 |
0 |
| T41 |
0 |
10 |
0 |
0 |
| T42 |
0 |
52 |
0 |
0 |
| T85 |
0 |
1360 |
0 |
0 |
| T97 |
0 |
29 |
0 |
0 |
| T98 |
0 |
288 |
0 |
0 |
| T102 |
1802 |
0 |
0 |
0 |
| T103 |
8340 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T20,T28,T29 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T20,T28,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T20,T28,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T20,T28,T29 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T20,T28,T29 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T20,T28,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T20,T28,T29 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
580128 |
0 |
0 |
| T5 |
224845 |
0 |
0 |
0 |
| T6 |
257309 |
0 |
0 |
0 |
| T20 |
45920 |
208 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T27 |
8646 |
0 |
0 |
0 |
| T28 |
10893 |
17 |
0 |
0 |
| T29 |
38626 |
176 |
0 |
0 |
| T41 |
0 |
10 |
0 |
0 |
| T42 |
0 |
11 |
0 |
0 |
| T97 |
0 |
6 |
0 |
0 |
| T98 |
0 |
288 |
0 |
0 |
| T99 |
0 |
12 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
1802 |
0 |
0 |
0 |
| T103 |
8340 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
580128 |
0 |
0 |
| T5 |
224845 |
0 |
0 |
0 |
| T6 |
257309 |
0 |
0 |
0 |
| T20 |
45920 |
208 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T27 |
8646 |
0 |
0 |
0 |
| T28 |
10893 |
17 |
0 |
0 |
| T29 |
38626 |
176 |
0 |
0 |
| T41 |
0 |
10 |
0 |
0 |
| T42 |
0 |
11 |
0 |
0 |
| T97 |
0 |
6 |
0 |
0 |
| T98 |
0 |
288 |
0 |
0 |
| T99 |
0 |
12 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
1802 |
0 |
0 |
0 |
| T103 |
8340 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T20,T97,T42 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T20,T28,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T20,T28,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T20,T28,T29 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T20,T28,T29 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T20,T28,T29 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T20,T28,T29 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T20,T97,T42 |
| 1 | 0 | Covered | T20,T28,T29 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T20,T28,T29 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T20,T28,T29 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T20,T28,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T20,T28,T29 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
1258609 |
0 |
0 |
| T5 |
224845 |
0 |
0 |
0 |
| T6 |
257309 |
0 |
0 |
0 |
| T20 |
45920 |
683 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T27 |
8646 |
0 |
0 |
0 |
| T28 |
10893 |
17 |
0 |
0 |
| T29 |
38626 |
176 |
0 |
0 |
| T41 |
0 |
10 |
0 |
0 |
| T42 |
0 |
39 |
0 |
0 |
| T97 |
0 |
29 |
0 |
0 |
| T98 |
0 |
288 |
0 |
0 |
| T99 |
0 |
50 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
1802 |
0 |
0 |
0 |
| T103 |
8340 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
515449609 |
0 |
0 |
| T1 |
11190 |
11114 |
0 |
0 |
| T2 |
182105 |
182022 |
0 |
0 |
| T3 |
8340 |
8263 |
0 |
0 |
| T4 |
664416 |
664325 |
0 |
0 |
| T16 |
9889 |
9825 |
0 |
0 |
| T17 |
6742 |
6651 |
0 |
0 |
| T18 |
15463 |
15413 |
0 |
0 |
| T19 |
7165 |
7103 |
0 |
0 |
| T20 |
45920 |
45860 |
0 |
0 |
| T21 |
7143 |
7051 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
515665290 |
1258609 |
0 |
0 |
| T5 |
224845 |
0 |
0 |
0 |
| T6 |
257309 |
0 |
0 |
0 |
| T20 |
45920 |
683 |
0 |
0 |
| T21 |
7143 |
0 |
0 |
0 |
| T22 |
7200 |
0 |
0 |
0 |
| T27 |
8646 |
0 |
0 |
0 |
| T28 |
10893 |
17 |
0 |
0 |
| T29 |
38626 |
176 |
0 |
0 |
| T41 |
0 |
10 |
0 |
0 |
| T42 |
0 |
39 |
0 |
0 |
| T97 |
0 |
29 |
0 |
0 |
| T98 |
0 |
288 |
0 |
0 |
| T99 |
0 |
50 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
1802 |
0 |
0 |
0 |
| T103 |
8340 |
0 |
0 |
0 |