dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.86 100.00 71.43 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.06 100.00 88.24 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.86 100.00 71.43 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.06 100.00 88.24 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions141071.43
Logical141071.43
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT18,T6,T30
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT18,T28,T6

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT55,T104,T105
110Not Covered
111CoveredT18,T28,T6

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT18,T28,T6
110Not Covered
111CoveredT28,T6,T90

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T18,T28,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 515665290 145146806 0 0
DepthKnown_A 515665290 515449609 0 0
RvalidKnown_A 515665290 515449609 0 0
WreadyKnown_A 515665290 515449609 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 515665290 145146806 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 145146806 0 0
T4 664416 0 0 0
T5 224845 0 0 0
T6 0 247360 0 0
T18 15463 8029 0 0
T19 7165 0 0 0
T20 45920 0 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T27 8646 0 0 0
T28 10893 570 0 0
T30 0 290103 0 0
T83 0 467519 0 0
T90 0 565 0 0
T94 0 244160 0 0
T102 1802 0 0 0
T106 0 566 0 0
T107 0 2012 0 0
T108 0 589 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 145146806 0 0
T4 664416 0 0 0
T5 224845 0 0 0
T6 0 247360 0 0
T18 15463 8029 0 0
T19 7165 0 0 0
T20 45920 0 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T27 8646 0 0 0
T28 10893 570 0 0
T30 0 290103 0 0
T83 0 467519 0 0
T90 0 565 0 0
T94 0 244160 0 0
T102 1802 0 0 0
T106 0 566 0 0
T107 0 2012 0 0
T108 0 589 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions141071.43
Logical141071.43
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT18,T6,T30
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT56,T57
110Not Covered
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T3
110Not Covered
111CoveredT2,T3,T16

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 515665290 287558192 0 0
DepthKnown_A 515665290 515449609 0 0
RvalidKnown_A 515665290 515449609 0 0
WreadyKnown_A 515665290 515449609 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 515665290 287558192 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 287558192 0 0
T1 11190 2470 0 0
T2 182105 1817 0 0
T3 8340 2458 0 0
T4 664416 0 0 0
T16 9889 1224 0 0
T17 6742 0 0 0
T18 15463 8099 0 0
T19 7165 1274 0 0
T20 45920 36042 0 0
T21 7143 0 0 0
T22 0 1657 0 0
T27 0 2605 0 0
T28 0 2195 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 287558192 0 0
T1 11190 2470 0 0
T2 182105 1817 0 0
T3 8340 2458 0 0
T4 664416 0 0 0
T16 9889 1224 0 0
T17 6742 0 0 0
T18 15463 8099 0 0
T19 7165 1274 0 0
T20 45920 36042 0 0
T21 7143 0 0 0
T22 0 1657 0 0
T27 0 2605 0 0
T28 0 2195 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT46,T47,T48
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T3,T16

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT2,T3,T16

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T3,T16
110Not Covered
111CoveredT2,T3,T16

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T16
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T16


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T16
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 515665290 23482838 0 0
DepthKnown_A 515665290 515449609 0 0
RvalidKnown_A 515665290 515449609 0 0
WreadyKnown_A 515665290 515449609 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 515665290 23482838 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 23482838 0 0
T2 182105 108 0 0
T3 8340 93 0 0
T4 664416 0 0 0
T6 0 561 0 0
T16 9889 115 0 0
T17 6742 0 0 0
T18 15463 0 0 0
T19 7165 0 0 0
T20 45920 1538 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T28 0 199 0 0
T29 0 1352 0 0
T30 0 729 0 0
T90 0 1016 0 0
T97 0 100 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 23482838 0 0
T2 182105 108 0 0
T3 8340 93 0 0
T4 664416 0 0 0
T6 0 561 0 0
T16 9889 115 0 0
T17 6742 0 0 0
T18 15463 0 0 0
T19 7165 0 0 0
T20 45920 1538 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T28 0 199 0 0
T29 0 1352 0 0
T30 0 729 0 0
T90 0 1016 0 0
T97 0 100 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517430206 33829827 0 0
DepthKnown_A 517430206 517177931 0 0
RvalidKnown_A 517430206 517177931 0 0
WreadyKnown_A 517430206 517177931 0 0
gen_passthru_fifo.paramCheckPass 2974 2974 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 33829827 0 0
T1 11190 11 0 0
T2 182105 89 0 0
T3 8340 14 0 0
T4 664416 22110 0 0
T16 9889 15 0 0
T17 6742 9 0 0
T18 15463 825 0 0
T19 7165 10 0 0
T20 45920 269 0 0
T21 7143 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2974 2974 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517430206 46976907 0 0
DepthKnown_A 517430206 517177931 0 0
RvalidKnown_A 517430206 517177931 0 0
WreadyKnown_A 517430206 517177931 0 0
gen_passthru_fifo.paramCheckPass 2974 2974 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 46976907 0 0
T1 11190 23 0 0
T2 182105 253 0 0
T3 8340 14 0 0
T4 664416 99886 0 0
T16 9889 56 0 0
T17 6742 9 0 0
T18 15463 3699 0 0
T19 7165 10 0 0
T20 45920 880 0 0
T21 7143 52 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2974 2974 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517430206 874919 0 0
DepthKnown_A 517430206 517177931 0 0
RvalidKnown_A 517430206 517177931 0 0
WreadyKnown_A 517430206 517177931 0 0
gen_passthru_fifo.paramCheckPass 2974 2974 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 874919 0 0
T4 664416 3937 0 0
T5 224845 1312 0 0
T19 7165 0 0 0
T20 45920 208 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T27 8646 0 0 0
T28 10893 21 0 0
T29 0 176 0 0
T41 0 10 0 0
T42 0 16 0 0
T85 0 1361 0 0
T97 0 6 0 0
T98 0 288 0 0
T102 1802 0 0 0
T103 8340 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2974 2974 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517430206 1825799 0 0
DepthKnown_A 517430206 517177931 0 0
RvalidKnown_A 517430206 517177931 0 0
WreadyKnown_A 517430206 517177931 0 0
gen_passthru_fifo.paramCheckPass 2974 2974 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 1825799 0 0
T4 664416 18092 0 0
T5 224845 1312 0 0
T19 7165 0 0 0
T20 45920 683 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T27 8646 0 0 0
T28 10893 21 0 0
T29 0 176 0 0
T41 0 10 0 0
T42 0 52 0 0
T85 0 1360 0 0
T97 0 29 0 0
T98 0 288 0 0
T102 1802 0 0 0
T103 8340 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2974 2974 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517430206 32889511 0 0
DepthKnown_A 517430206 517177931 0 0
RvalidKnown_A 517430206 517177931 0 0
WreadyKnown_A 517430206 517177931 0 0
gen_passthru_fifo.paramCheckPass 2974 2974 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 32889511 0 0
T1 11190 11 0 0
T2 182105 89 0 0
T3 8340 14 0 0
T4 664416 18173 0 0
T16 9889 15 0 0
T17 6742 9 0 0
T18 15463 825 0 0
T19 7165 10 0 0
T20 45920 61 0 0
T21 7143 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2974 2974 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 517430206 45151108 0 0
DepthKnown_A 517430206 517177931 0 0
RvalidKnown_A 517430206 517177931 0 0
WreadyKnown_A 517430206 517177931 0 0
gen_passthru_fifo.paramCheckPass 2974 2974 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 45151108 0 0
T1 11190 23 0 0
T2 182105 253 0 0
T3 8340 14 0 0
T4 664416 81794 0 0
T16 9889 56 0 0
T17 6742 9 0 0
T18 15463 3699 0 0
T19 7165 10 0 0
T20 45920 197 0 0
T21 7143 52 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 517430206 517177931 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 2974 2974 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T16 1 1 0 0
T17 1 1 0 0
T18 1 1 0 0
T19 1 1 0 0
T20 1 1 0 0
T21 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T20,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT4,T20,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT4,T20,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T20,T28
110Not Covered
111CoveredT4,T20,T5

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT4,T20,T5
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T4,T20,T5


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T4,T20,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 515665290 1759758 0 0
DepthKnown_A 515665290 515449609 0 0
RvalidKnown_A 515665290 515449609 0 0
WreadyKnown_A 515665290 515449609 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 515665290 1759758 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 1759758 0 0
T4 664416 18092 0 0
T5 224845 1312 0 0
T19 7165 0 0 0
T20 45920 683 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T27 8646 0 0 0
T28 10893 21 0 0
T29 0 176 0 0
T41 0 10 0 0
T42 0 52 0 0
T85 0 1360 0 0
T97 0 29 0 0
T98 0 288 0 0
T102 1802 0 0 0
T103 8340 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 1759758 0 0
T4 664416 18092 0 0
T5 224845 1312 0 0
T19 7165 0 0 0
T20 45920 683 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T27 8646 0 0 0
T28 10893 21 0 0
T29 0 176 0 0
T41 0 10 0 0
T42 0 52 0 0
T85 0 1360 0 0
T97 0 29 0 0
T98 0 288 0 0
T102 1802 0 0 0
T103 8340 0 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT20,T28,T29
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT20,T28,T29

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT20,T28,T29

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT20,T28,T29

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT20,T28,T29
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T20,T28,T29


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T20,T28,T29
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 515665290 580128 0 0
DepthKnown_A 515665290 515449609 0 0
RvalidKnown_A 515665290 515449609 0 0
WreadyKnown_A 515665290 515449609 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 515665290 580128 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 580128 0 0
T5 224845 0 0 0
T6 257309 0 0 0
T20 45920 208 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T27 8646 0 0 0
T28 10893 17 0 0
T29 38626 176 0 0
T41 0 10 0 0
T42 0 11 0 0
T97 0 6 0 0
T98 0 288 0 0
T99 0 12 0 0
T100 0 2 0 0
T101 0 2 0 0
T102 1802 0 0 0
T103 8340 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 580128 0 0
T5 224845 0 0 0
T6 257309 0 0 0
T20 45920 208 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T27 8646 0 0 0
T28 10893 17 0 0
T29 38626 176 0 0
T41 0 10 0 0
T42 0 11 0 0
T97 0 6 0 0
T98 0 288 0 0
T99 0 12 0 0
T100 0 2 0 0
T101 0 2 0 0
T102 1802 0 0 0
T103 8340 0 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT20,T97,T42
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT20,T28,T29

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT20,T28,T29

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT20,T28,T29
110Not Covered
111CoveredT20,T28,T29

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT20,T28,T29

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT20,T28,T29

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT20,T97,T42
10CoveredT20,T28,T29
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT20,T28,T29
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T20,T28,T29
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T20,T28,T29


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T20,T28,T29
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 515665290 1258609 0 0
DepthKnown_A 515665290 515449609 0 0
RvalidKnown_A 515665290 515449609 0 0
WreadyKnown_A 515665290 515449609 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 515665290 1258609 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 1258609 0 0
T5 224845 0 0 0
T6 257309 0 0 0
T20 45920 683 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T27 8646 0 0 0
T28 10893 17 0 0
T29 38626 176 0 0
T41 0 10 0 0
T42 0 39 0 0
T97 0 29 0 0
T98 0 288 0 0
T99 0 50 0 0
T100 0 2 0 0
T101 0 2 0 0
T102 1802 0 0 0
T103 8340 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 515449609 0 0
T1 11190 11114 0 0
T2 182105 182022 0 0
T3 8340 8263 0 0
T4 664416 664325 0 0
T16 9889 9825 0 0
T17 6742 6651 0 0
T18 15463 15413 0 0
T19 7165 7103 0 0
T20 45920 45860 0 0
T21 7143 7051 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 515665290 1258609 0 0
T5 224845 0 0 0
T6 257309 0 0 0
T20 45920 683 0 0
T21 7143 0 0 0
T22 7200 0 0 0
T27 8646 0 0 0
T28 10893 17 0 0
T29 38626 176 0 0
T41 0 10 0 0
T42 0 39 0 0
T97 0 29 0 0
T98 0 288 0 0
T99 0 50 0 0
T100 0 2 0 0
T101 0 2 0 0
T102 1802 0 0 0
T103 8340 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%