Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T4,T5,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T62,T63,T105 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T4,T5,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T4,T5,T18 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T5,T18,T6 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T18 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
143586442 |
0 |
0 |
| T4 |
246938 |
241057 |
0 |
0 |
| T5 |
345008 |
338570 |
0 |
0 |
| T6 |
0 |
543150 |
0 |
0 |
| T7 |
202116 |
0 |
0 |
0 |
| T17 |
46630 |
0 |
0 |
0 |
| T18 |
995082 |
883086 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
15210 |
0 |
0 |
| T21 |
6771 |
0 |
0 |
0 |
| T22 |
9725 |
0 |
0 |
0 |
| T23 |
456245 |
0 |
0 |
0 |
| T37 |
0 |
305127 |
0 |
0 |
| T93 |
0 |
201879 |
0 |
0 |
| T100 |
0 |
3254 |
0 |
0 |
| T101 |
0 |
11656 |
0 |
0 |
| T104 |
0 |
576 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
143586442 |
0 |
0 |
| T4 |
246938 |
241057 |
0 |
0 |
| T5 |
345008 |
338570 |
0 |
0 |
| T6 |
0 |
543150 |
0 |
0 |
| T7 |
202116 |
0 |
0 |
0 |
| T17 |
46630 |
0 |
0 |
0 |
| T18 |
995082 |
883086 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
15210 |
0 |
0 |
| T21 |
6771 |
0 |
0 |
0 |
| T22 |
9725 |
0 |
0 |
0 |
| T23 |
456245 |
0 |
0 |
0 |
| T37 |
0 |
305127 |
0 |
0 |
| T93 |
0 |
201879 |
0 |
0 |
| T100 |
0 |
3254 |
0 |
0 |
| T101 |
0 |
11656 |
0 |
0 |
| T104 |
0 |
576 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T27,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T61 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T27,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T27,T28 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T27,T28 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T27,T28 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
289309906 |
0 |
0 |
| T3 |
11908 |
1565 |
0 |
0 |
| T4 |
246938 |
241002 |
0 |
0 |
| T5 |
345008 |
338554 |
0 |
0 |
| T7 |
202116 |
1014 |
0 |
0 |
| T17 |
46630 |
36125 |
0 |
0 |
| T18 |
995082 |
959497 |
0 |
0 |
| T19 |
7431 |
1483 |
0 |
0 |
| T20 |
21981 |
16647 |
0 |
0 |
| T27 |
6588 |
304 |
0 |
0 |
| T28 |
7989 |
470 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
289309906 |
0 |
0 |
| T3 |
11908 |
1565 |
0 |
0 |
| T4 |
246938 |
241002 |
0 |
0 |
| T5 |
345008 |
338554 |
0 |
0 |
| T7 |
202116 |
1014 |
0 |
0 |
| T17 |
46630 |
36125 |
0 |
0 |
| T18 |
995082 |
959497 |
0 |
0 |
| T19 |
7431 |
1483 |
0 |
0 |
| T20 |
21981 |
16647 |
0 |
0 |
| T27 |
6588 |
304 |
0 |
0 |
| T28 |
7989 |
470 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T51,T52,T53 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T27,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T27,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T3,T27,T28 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T27,T28 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T27,T28 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T27,T28 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T27,T28 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
23198178 |
0 |
0 |
| T3 |
11908 |
89 |
0 |
0 |
| T4 |
246938 |
2147 |
0 |
0 |
| T5 |
345008 |
954 |
0 |
0 |
| T7 |
202116 |
114 |
0 |
0 |
| T17 |
46630 |
1519 |
0 |
0 |
| T18 |
995082 |
506431 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
0 |
0 |
0 |
| T22 |
0 |
2609 |
0 |
0 |
| T23 |
0 |
90719 |
0 |
0 |
| T27 |
6588 |
105 |
0 |
0 |
| T28 |
7989 |
113 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
23198178 |
0 |
0 |
| T3 |
11908 |
89 |
0 |
0 |
| T4 |
246938 |
2147 |
0 |
0 |
| T5 |
345008 |
954 |
0 |
0 |
| T7 |
202116 |
114 |
0 |
0 |
| T17 |
46630 |
1519 |
0 |
0 |
| T18 |
995082 |
506431 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
0 |
0 |
0 |
| T22 |
0 |
2609 |
0 |
0 |
| T23 |
0 |
90719 |
0 |
0 |
| T27 |
6588 |
105 |
0 |
0 |
| T28 |
7989 |
113 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
33254844 |
0 |
0 |
| T1 |
2635 |
5 |
0 |
0 |
| T2 |
7067 |
9 |
0 |
0 |
| T3 |
11908 |
27 |
0 |
0 |
| T4 |
246938 |
34351 |
0 |
0 |
| T5 |
345008 |
168945 |
0 |
0 |
| T7 |
202116 |
278 |
0 |
0 |
| T17 |
46630 |
269 |
0 |
0 |
| T18 |
995082 |
5141 |
0 |
0 |
| T27 |
6588 |
12 |
0 |
0 |
| T28 |
7989 |
14 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
46524803 |
0 |
0 |
| T1 |
2635 |
5 |
0 |
0 |
| T2 |
7067 |
34 |
0 |
0 |
| T3 |
11908 |
27 |
0 |
0 |
| T4 |
246938 |
34351 |
0 |
0 |
| T5 |
345008 |
168945 |
0 |
0 |
| T7 |
202116 |
278 |
0 |
0 |
| T17 |
46630 |
269 |
0 |
0 |
| T18 |
995082 |
22977 |
0 |
0 |
| T27 |
6588 |
12 |
0 |
0 |
| T28 |
7989 |
48 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
900589 |
0 |
0 |
| T3 |
11908 |
10 |
0 |
0 |
| T4 |
246938 |
0 |
0 |
0 |
| T5 |
345008 |
0 |
0 |
0 |
| T7 |
202116 |
0 |
0 |
0 |
| T17 |
46630 |
208 |
0 |
0 |
| T18 |
995082 |
912 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
18 |
0 |
0 |
| T23 |
0 |
13600 |
0 |
0 |
| T27 |
6588 |
0 |
0 |
0 |
| T28 |
7989 |
2 |
0 |
0 |
| T97 |
0 |
84 |
0 |
0 |
| T99 |
0 |
16 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
10 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
2001464 |
0 |
0 |
| T3 |
11908 |
10 |
0 |
0 |
| T4 |
246938 |
0 |
0 |
0 |
| T5 |
345008 |
0 |
0 |
0 |
| T7 |
202116 |
0 |
0 |
0 |
| T17 |
46630 |
208 |
0 |
0 |
| T18 |
995082 |
4235 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
18 |
0 |
0 |
| T23 |
0 |
13600 |
0 |
0 |
| T27 |
6588 |
0 |
0 |
0 |
| T28 |
7989 |
11 |
0 |
0 |
| T97 |
0 |
84 |
0 |
0 |
| T99 |
0 |
68 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
36 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
32292762 |
0 |
0 |
| T1 |
2635 |
5 |
0 |
0 |
| T2 |
7067 |
9 |
0 |
0 |
| T3 |
11908 |
17 |
0 |
0 |
| T4 |
246938 |
34351 |
0 |
0 |
| T5 |
345008 |
168945 |
0 |
0 |
| T7 |
202116 |
278 |
0 |
0 |
| T17 |
46630 |
61 |
0 |
0 |
| T18 |
995082 |
4229 |
0 |
0 |
| T27 |
6588 |
12 |
0 |
0 |
| T28 |
7989 |
12 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
44523339 |
0 |
0 |
| T1 |
2635 |
5 |
0 |
0 |
| T2 |
7067 |
34 |
0 |
0 |
| T3 |
11908 |
17 |
0 |
0 |
| T4 |
246938 |
34351 |
0 |
0 |
| T5 |
345008 |
168945 |
0 |
0 |
| T7 |
202116 |
278 |
0 |
0 |
| T17 |
46630 |
61 |
0 |
0 |
| T18 |
995082 |
18742 |
0 |
0 |
| T27 |
6588 |
12 |
0 |
0 |
| T28 |
7989 |
37 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
523833492 |
523578672 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T27 |
1 |
1 |
0 |
0 |
| T28 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T28,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T28,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T28,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T28,T17,T18 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T28,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T28,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T28,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T28,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
1935551 |
0 |
0 |
| T3 |
11908 |
10 |
0 |
0 |
| T4 |
246938 |
0 |
0 |
0 |
| T5 |
345008 |
0 |
0 |
0 |
| T7 |
202116 |
0 |
0 |
0 |
| T17 |
46630 |
208 |
0 |
0 |
| T18 |
995082 |
4235 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
18 |
0 |
0 |
| T23 |
0 |
13600 |
0 |
0 |
| T27 |
6588 |
0 |
0 |
0 |
| T28 |
7989 |
11 |
0 |
0 |
| T97 |
0 |
84 |
0 |
0 |
| T99 |
0 |
68 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
36 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
1935551 |
0 |
0 |
| T3 |
11908 |
10 |
0 |
0 |
| T4 |
246938 |
0 |
0 |
0 |
| T5 |
345008 |
0 |
0 |
0 |
| T7 |
202116 |
0 |
0 |
0 |
| T17 |
46630 |
208 |
0 |
0 |
| T18 |
995082 |
4235 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
18 |
0 |
0 |
| T23 |
0 |
13600 |
0 |
0 |
| T27 |
6588 |
0 |
0 |
0 |
| T28 |
7989 |
11 |
0 |
0 |
| T97 |
0 |
84 |
0 |
0 |
| T99 |
0 |
68 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
36 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T3,T28,T17 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T28,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T28,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T28,T17 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T28,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T28,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T28,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
593023 |
0 |
0 |
| T3 |
11908 |
10 |
0 |
0 |
| T4 |
246938 |
0 |
0 |
0 |
| T5 |
345008 |
0 |
0 |
0 |
| T7 |
202116 |
0 |
0 |
0 |
| T17 |
46630 |
208 |
0 |
0 |
| T18 |
995082 |
232 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
0 |
0 |
0 |
| T23 |
0 |
13600 |
0 |
0 |
| T27 |
6588 |
0 |
0 |
0 |
| T28 |
7989 |
2 |
0 |
0 |
| T97 |
0 |
84 |
0 |
0 |
| T99 |
0 |
16 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T102 |
0 |
64 |
0 |
0 |
| T103 |
0 |
3 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
593023 |
0 |
0 |
| T3 |
11908 |
10 |
0 |
0 |
| T4 |
246938 |
0 |
0 |
0 |
| T5 |
345008 |
0 |
0 |
0 |
| T7 |
202116 |
0 |
0 |
0 |
| T17 |
46630 |
208 |
0 |
0 |
| T18 |
995082 |
232 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
0 |
0 |
0 |
| T23 |
0 |
13600 |
0 |
0 |
| T27 |
6588 |
0 |
0 |
0 |
| T28 |
7989 |
2 |
0 |
0 |
| T97 |
0 |
84 |
0 |
0 |
| T99 |
0 |
16 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T102 |
0 |
64 |
0 |
0 |
| T103 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T28,T18,T99 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T3,T28,T17 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T28,T17 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T28,T17,T18 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T3,T28,T17 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T3,T28,T17 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T3,T28,T17 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T28,T18,T99 |
| 1 | 0 | Covered | T3,T28,T17 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T3,T28,T17 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T28,T17 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T3,T28,T17 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T3,T28,T17 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
1404910 |
0 |
0 |
| T3 |
11908 |
10 |
0 |
0 |
| T4 |
246938 |
0 |
0 |
0 |
| T5 |
345008 |
0 |
0 |
0 |
| T7 |
202116 |
0 |
0 |
0 |
| T17 |
46630 |
208 |
0 |
0 |
| T18 |
995082 |
1054 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
0 |
0 |
0 |
| T23 |
0 |
13600 |
0 |
0 |
| T27 |
6588 |
0 |
0 |
0 |
| T28 |
7989 |
11 |
0 |
0 |
| T97 |
0 |
84 |
0 |
0 |
| T99 |
0 |
68 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T102 |
0 |
64 |
0 |
0 |
| T103 |
0 |
3 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
521834113 |
0 |
0 |
| T1 |
2635 |
2561 |
0 |
0 |
| T2 |
7067 |
6999 |
0 |
0 |
| T3 |
11908 |
11818 |
0 |
0 |
| T4 |
246938 |
246860 |
0 |
0 |
| T5 |
345008 |
344945 |
0 |
0 |
| T7 |
202116 |
202064 |
0 |
0 |
| T17 |
46630 |
46535 |
0 |
0 |
| T18 |
995082 |
995011 |
0 |
0 |
| T27 |
6588 |
6509 |
0 |
0 |
| T28 |
7989 |
7892 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
522050179 |
1404910 |
0 |
0 |
| T3 |
11908 |
10 |
0 |
0 |
| T4 |
246938 |
0 |
0 |
0 |
| T5 |
345008 |
0 |
0 |
0 |
| T7 |
202116 |
0 |
0 |
0 |
| T17 |
46630 |
208 |
0 |
0 |
| T18 |
995082 |
1054 |
0 |
0 |
| T19 |
7431 |
0 |
0 |
0 |
| T20 |
21981 |
0 |
0 |
0 |
| T23 |
0 |
13600 |
0 |
0 |
| T27 |
6588 |
0 |
0 |
0 |
| T28 |
7989 |
11 |
0 |
0 |
| T97 |
0 |
84 |
0 |
0 |
| T99 |
0 |
68 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T102 |
0 |
64 |
0 |
0 |
| T103 |
0 |
3 |
0 |
0 |