Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T112 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T6,T33 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
143581639 |
0 |
0 |
T4 |
311940 |
306195 |
0 |
0 |
T5 |
308038 |
302250 |
0 |
0 |
T6 |
241135 |
235386 |
0 |
0 |
T7 |
112318 |
0 |
0 |
0 |
T17 |
366855 |
360259 |
0 |
0 |
T18 |
287242 |
279459 |
0 |
0 |
T19 |
334859 |
329228 |
0 |
0 |
T20 |
0 |
135314 |
0 |
0 |
T23 |
0 |
219848 |
0 |
0 |
T33 |
189256 |
183470 |
0 |
0 |
T77 |
6913 |
0 |
0 |
0 |
T111 |
190026 |
183638 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
143581639 |
0 |
0 |
T4 |
311940 |
306195 |
0 |
0 |
T5 |
308038 |
302250 |
0 |
0 |
T6 |
241135 |
235386 |
0 |
0 |
T7 |
112318 |
0 |
0 |
0 |
T17 |
366855 |
360259 |
0 |
0 |
T18 |
287242 |
279459 |
0 |
0 |
T19 |
334859 |
329228 |
0 |
0 |
T20 |
0 |
135314 |
0 |
0 |
T23 |
0 |
219848 |
0 |
0 |
T33 |
189256 |
183470 |
0 |
0 |
T77 |
6913 |
0 |
0 |
0 |
T111 |
190026 |
183638 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T67,T68,T69 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T28 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
283475348 |
0 |
0 |
T1 |
7552 |
1619 |
0 |
0 |
T2 |
345738 |
210219 |
0 |
0 |
T3 |
7537 |
313 |
0 |
0 |
T4 |
0 |
306179 |
0 |
0 |
T28 |
20110 |
10165 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
5565 |
0 |
0 |
T31 |
9881 |
308 |
0 |
0 |
T32 |
10136 |
1726 |
0 |
0 |
T34 |
7608 |
1175 |
0 |
0 |
T35 |
6933 |
1364 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
283475348 |
0 |
0 |
T1 |
7552 |
1619 |
0 |
0 |
T2 |
345738 |
210219 |
0 |
0 |
T3 |
7537 |
313 |
0 |
0 |
T4 |
0 |
306179 |
0 |
0 |
T28 |
20110 |
10165 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
5565 |
0 |
0 |
T31 |
9881 |
308 |
0 |
0 |
T32 |
10136 |
1726 |
0 |
0 |
T34 |
7608 |
1175 |
0 |
0 |
T35 |
6933 |
1364 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T58,T59,T60 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T28 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T28,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T28 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T28 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T28 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
22767943 |
0 |
0 |
T2 |
345738 |
13808 |
0 |
0 |
T3 |
7537 |
1159 |
0 |
0 |
T4 |
311940 |
567 |
0 |
0 |
T5 |
0 |
2974 |
0 |
0 |
T6 |
0 |
842 |
0 |
0 |
T28 |
20110 |
712 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
267 |
0 |
0 |
T31 |
9881 |
91 |
0 |
0 |
T32 |
10136 |
94 |
0 |
0 |
T33 |
0 |
549 |
0 |
0 |
T34 |
7608 |
0 |
0 |
0 |
T35 |
6933 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
22767943 |
0 |
0 |
T2 |
345738 |
13808 |
0 |
0 |
T3 |
7537 |
1159 |
0 |
0 |
T4 |
311940 |
567 |
0 |
0 |
T5 |
0 |
2974 |
0 |
0 |
T6 |
0 |
842 |
0 |
0 |
T28 |
20110 |
712 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
267 |
0 |
0 |
T31 |
9881 |
91 |
0 |
0 |
T32 |
10136 |
94 |
0 |
0 |
T33 |
0 |
549 |
0 |
0 |
T34 |
7608 |
0 |
0 |
0 |
T35 |
6933 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
35883317 |
0 |
0 |
T1 |
7552 |
10 |
0 |
0 |
T2 |
345738 |
4002 |
0 |
0 |
T3 |
7537 |
12 |
0 |
0 |
T28 |
20110 |
141 |
0 |
0 |
T29 |
28224 |
9294 |
0 |
0 |
T30 |
17126 |
83 |
0 |
0 |
T31 |
9881 |
12 |
0 |
0 |
T32 |
10136 |
28 |
0 |
0 |
T34 |
7608 |
10 |
0 |
0 |
T35 |
6933 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2977 |
2977 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
47841328 |
0 |
0 |
T1 |
7552 |
10 |
0 |
0 |
T2 |
345738 |
3932 |
0 |
0 |
T3 |
7537 |
12 |
0 |
0 |
T28 |
20110 |
141 |
0 |
0 |
T29 |
28224 |
9294 |
0 |
0 |
T30 |
17126 |
83 |
0 |
0 |
T31 |
9881 |
12 |
0 |
0 |
T32 |
10136 |
28 |
0 |
0 |
T34 |
7608 |
55 |
0 |
0 |
T35 |
6933 |
35 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2977 |
2977 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
924383 |
0 |
0 |
T2 |
345738 |
3296 |
0 |
0 |
T3 |
7537 |
0 |
0 |
0 |
T4 |
311940 |
0 |
0 |
0 |
T21 |
0 |
1473 |
0 |
0 |
T24 |
0 |
9 |
0 |
0 |
T28 |
20110 |
61 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
37 |
0 |
0 |
T31 |
9881 |
0 |
0 |
0 |
T32 |
10136 |
11 |
0 |
0 |
T34 |
7608 |
0 |
0 |
0 |
T35 |
6933 |
0 |
0 |
0 |
T52 |
0 |
32 |
0 |
0 |
T53 |
0 |
22 |
0 |
0 |
T109 |
0 |
16 |
0 |
0 |
T110 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2977 |
2977 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
1831893 |
0 |
0 |
T2 |
345738 |
3296 |
0 |
0 |
T3 |
7537 |
0 |
0 |
0 |
T4 |
311940 |
0 |
0 |
0 |
T21 |
0 |
1472 |
0 |
0 |
T24 |
0 |
9 |
0 |
0 |
T28 |
20110 |
61 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
37 |
0 |
0 |
T31 |
9881 |
0 |
0 |
0 |
T32 |
10136 |
11 |
0 |
0 |
T34 |
7608 |
0 |
0 |
0 |
T35 |
6933 |
0 |
0 |
0 |
T52 |
0 |
32 |
0 |
0 |
T53 |
0 |
78 |
0 |
0 |
T109 |
0 |
16 |
0 |
0 |
T110 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2977 |
2977 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
34889144 |
0 |
0 |
T1 |
7552 |
10 |
0 |
0 |
T2 |
345738 |
636 |
0 |
0 |
T3 |
7537 |
12 |
0 |
0 |
T28 |
20110 |
80 |
0 |
0 |
T29 |
28224 |
9294 |
0 |
0 |
T30 |
17126 |
46 |
0 |
0 |
T31 |
9881 |
12 |
0 |
0 |
T32 |
10136 |
17 |
0 |
0 |
T34 |
7608 |
10 |
0 |
0 |
T35 |
6933 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2977 |
2977 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
46009435 |
0 |
0 |
T1 |
7552 |
10 |
0 |
0 |
T2 |
345738 |
636 |
0 |
0 |
T3 |
7537 |
12 |
0 |
0 |
T28 |
20110 |
80 |
0 |
0 |
T29 |
28224 |
9294 |
0 |
0 |
T30 |
17126 |
46 |
0 |
0 |
T31 |
9881 |
12 |
0 |
0 |
T32 |
10136 |
17 |
0 |
0 |
T34 |
7608 |
55 |
0 |
0 |
T35 |
6933 |
35 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
517817012 |
517557486 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2977 |
2977 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T35 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T28,T30 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T28,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T28,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T30,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T28,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T28,T30 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T28,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T28,T30 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
1750425 |
0 |
0 |
T2 |
345738 |
3296 |
0 |
0 |
T3 |
7537 |
0 |
0 |
0 |
T4 |
311940 |
0 |
0 |
0 |
T21 |
0 |
1472 |
0 |
0 |
T24 |
0 |
9 |
0 |
0 |
T28 |
20110 |
61 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
37 |
0 |
0 |
T31 |
9881 |
0 |
0 |
0 |
T32 |
10136 |
11 |
0 |
0 |
T34 |
7608 |
0 |
0 |
0 |
T35 |
6933 |
0 |
0 |
0 |
T52 |
0 |
32 |
0 |
0 |
T53 |
0 |
78 |
0 |
0 |
T109 |
0 |
16 |
0 |
0 |
T110 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
1750425 |
0 |
0 |
T2 |
345738 |
3296 |
0 |
0 |
T3 |
7537 |
0 |
0 |
0 |
T4 |
311940 |
0 |
0 |
0 |
T21 |
0 |
1472 |
0 |
0 |
T24 |
0 |
9 |
0 |
0 |
T28 |
20110 |
61 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
37 |
0 |
0 |
T31 |
9881 |
0 |
0 |
0 |
T32 |
10136 |
11 |
0 |
0 |
T34 |
7608 |
0 |
0 |
0 |
T35 |
6933 |
0 |
0 |
0 |
T52 |
0 |
32 |
0 |
0 |
T53 |
0 |
78 |
0 |
0 |
T109 |
0 |
16 |
0 |
0 |
T110 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T28,T30 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T28,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T28,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T28,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T28,T30 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T28,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T28,T30 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
593939 |
0 |
0 |
T2 |
345738 |
1913 |
0 |
0 |
T3 |
7537 |
0 |
0 |
0 |
T4 |
311940 |
0 |
0 |
0 |
T24 |
0 |
9 |
0 |
0 |
T28 |
20110 |
61 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
37 |
0 |
0 |
T31 |
9881 |
0 |
0 |
0 |
T32 |
10136 |
11 |
0 |
0 |
T34 |
7608 |
0 |
0 |
0 |
T35 |
6933 |
0 |
0 |
0 |
T52 |
0 |
16 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T107 |
0 |
3188 |
0 |
0 |
T109 |
0 |
16 |
0 |
0 |
T110 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
593939 |
0 |
0 |
T2 |
345738 |
1913 |
0 |
0 |
T3 |
7537 |
0 |
0 |
0 |
T4 |
311940 |
0 |
0 |
0 |
T24 |
0 |
9 |
0 |
0 |
T28 |
20110 |
61 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
37 |
0 |
0 |
T31 |
9881 |
0 |
0 |
0 |
T32 |
10136 |
11 |
0 |
0 |
T34 |
7608 |
0 |
0 |
0 |
T35 |
6933 |
0 |
0 |
0 |
T52 |
0 |
16 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T107 |
0 |
3188 |
0 |
0 |
T109 |
0 |
16 |
0 |
0 |
T110 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T53,T107,T108 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T28,T30 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T28,T30 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T30,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T28,T30 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T28,T30 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T28,T30 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T53,T107,T108 |
1 | 0 | Covered | T2,T28,T30 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T28,T30 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T28,T30 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T28,T30 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T28,T30 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
1147746 |
0 |
0 |
T2 |
345738 |
1913 |
0 |
0 |
T3 |
7537 |
0 |
0 |
0 |
T4 |
311940 |
0 |
0 |
0 |
T24 |
0 |
9 |
0 |
0 |
T28 |
20110 |
61 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
37 |
0 |
0 |
T31 |
9881 |
0 |
0 |
0 |
T32 |
10136 |
11 |
0 |
0 |
T34 |
7608 |
0 |
0 |
0 |
T35 |
6933 |
0 |
0 |
0 |
T52 |
0 |
16 |
0 |
0 |
T53 |
0 |
53 |
0 |
0 |
T107 |
0 |
14450 |
0 |
0 |
T109 |
0 |
16 |
0 |
0 |
T110 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
515357077 |
0 |
0 |
T1 |
7552 |
7462 |
0 |
0 |
T2 |
345738 |
345686 |
0 |
0 |
T3 |
7537 |
7446 |
0 |
0 |
T28 |
20110 |
20011 |
0 |
0 |
T29 |
28224 |
28167 |
0 |
0 |
T30 |
17126 |
17064 |
0 |
0 |
T31 |
9881 |
9787 |
0 |
0 |
T32 |
10136 |
10061 |
0 |
0 |
T34 |
7608 |
7519 |
0 |
0 |
T35 |
6933 |
6864 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
515573457 |
1147746 |
0 |
0 |
T2 |
345738 |
1913 |
0 |
0 |
T3 |
7537 |
0 |
0 |
0 |
T4 |
311940 |
0 |
0 |
0 |
T24 |
0 |
9 |
0 |
0 |
T28 |
20110 |
61 |
0 |
0 |
T29 |
28224 |
0 |
0 |
0 |
T30 |
17126 |
37 |
0 |
0 |
T31 |
9881 |
0 |
0 |
0 |
T32 |
10136 |
11 |
0 |
0 |
T34 |
7608 |
0 |
0 |
0 |
T35 |
6933 |
0 |
0 |
0 |
T52 |
0 |
16 |
0 |
0 |
T53 |
0 |
53 |
0 |
0 |
T107 |
0 |
14450 |
0 |
0 |
T109 |
0 |
16 |
0 |
0 |
T110 |
0 |
16 |
0 |
0 |