Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T4,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T51 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T4,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T4,T21 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T4,T5 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T4,T21 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
143527440 |
0 |
0 |
| T1 |
10532 |
584 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
169644 |
0 |
0 |
| T5 |
0 |
236385 |
0 |
0 |
| T6 |
0 |
313617 |
0 |
0 |
| T7 |
638832 |
0 |
0 |
0 |
| T8 |
642184 |
0 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T21 |
0 |
11031 |
0 |
0 |
| T29 |
7187 |
0 |
0 |
0 |
| T30 |
529231 |
0 |
0 |
0 |
| T36 |
0 |
284487 |
0 |
0 |
| T37 |
0 |
254475 |
0 |
0 |
| T46 |
0 |
554 |
0 |
0 |
| T79 |
0 |
936263 |
0 |
0 |
| T97 |
0 |
186402 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
143527440 |
0 |
0 |
| T1 |
10532 |
584 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
169644 |
0 |
0 |
| T5 |
0 |
236385 |
0 |
0 |
| T6 |
0 |
313617 |
0 |
0 |
| T7 |
638832 |
0 |
0 |
0 |
| T8 |
642184 |
0 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T21 |
0 |
11031 |
0 |
0 |
| T29 |
7187 |
0 |
0 |
0 |
| T30 |
529231 |
0 |
0 |
0 |
| T36 |
0 |
284487 |
0 |
0 |
| T37 |
0 |
254475 |
0 |
0 |
| T46 |
0 |
554 |
0 |
0 |
| T79 |
0 |
936263 |
0 |
0 |
| T97 |
0 |
186402 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T52,T53,T98 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T29 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T29,T4 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
5 |
5 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T29 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
296112134 |
0 |
0 |
| T1 |
10532 |
631 |
0 |
0 |
| T2 |
7777 |
1224 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
169628 |
0 |
0 |
| T7 |
638832 |
538 |
0 |
0 |
| T8 |
642184 |
1854 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
1245 |
0 |
0 |
| T20 |
0 |
1353 |
0 |
0 |
| T21 |
0 |
9218 |
0 |
0 |
| T29 |
7187 |
310 |
0 |
0 |
| T30 |
529231 |
497703 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
296112134 |
0 |
0 |
| T1 |
10532 |
631 |
0 |
0 |
| T2 |
7777 |
1224 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
169628 |
0 |
0 |
| T7 |
638832 |
538 |
0 |
0 |
| T8 |
642184 |
1854 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
1245 |
0 |
0 |
| T20 |
0 |
1353 |
0 |
0 |
| T21 |
0 |
9218 |
0 |
0 |
| T29 |
7187 |
310 |
0 |
0 |
| T30 |
529231 |
497703 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T42,T43,T44 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T29,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T29,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T29,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T4,T30 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T29,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T29,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T29,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
22316289 |
0 |
0 |
| T1 |
10532 |
212 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
621 |
0 |
0 |
| T5 |
0 |
728 |
0 |
0 |
| T7 |
638832 |
108 |
0 |
0 |
| T8 |
642184 |
118 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T23 |
0 |
98 |
0 |
0 |
| T29 |
7187 |
1247 |
0 |
0 |
| T30 |
529231 |
120449 |
0 |
0 |
| T31 |
0 |
112 |
0 |
0 |
| T99 |
0 |
101 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
22316289 |
0 |
0 |
| T1 |
10532 |
212 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
621 |
0 |
0 |
| T5 |
0 |
728 |
0 |
0 |
| T7 |
638832 |
108 |
0 |
0 |
| T8 |
642184 |
118 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T23 |
0 |
98 |
0 |
0 |
| T29 |
7187 |
1247 |
0 |
0 |
| T30 |
529231 |
120449 |
0 |
0 |
| T31 |
0 |
112 |
0 |
0 |
| T99 |
0 |
101 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
35536488 |
0 |
0 |
| T1 |
10532 |
36 |
0 |
0 |
| T2 |
7777 |
12 |
0 |
0 |
| T3 |
206666 |
27834 |
0 |
0 |
| T4 |
176356 |
84482 |
0 |
0 |
| T7 |
638832 |
300 |
0 |
0 |
| T8 |
642184 |
104 |
0 |
0 |
| T17 |
36515 |
12414 |
0 |
0 |
| T18 |
7280 |
10 |
0 |
0 |
| T29 |
7187 |
12 |
0 |
0 |
| T30 |
529231 |
20010 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
47998818 |
0 |
0 |
| T1 |
10532 |
168 |
0 |
0 |
| T2 |
7777 |
12 |
0 |
0 |
| T3 |
206666 |
27834 |
0 |
0 |
| T4 |
176356 |
84482 |
0 |
0 |
| T7 |
638832 |
300 |
0 |
0 |
| T8 |
642184 |
104 |
0 |
0 |
| T17 |
36515 |
12414 |
0 |
0 |
| T18 |
7280 |
10 |
0 |
0 |
| T29 |
7187 |
12 |
0 |
0 |
| T30 |
529231 |
89839 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
955886 |
0 |
0 |
| T1 |
10532 |
13 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
0 |
0 |
0 |
| T7 |
638832 |
0 |
0 |
0 |
| T8 |
642184 |
0 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T23 |
0 |
8 |
0 |
0 |
| T29 |
7187 |
0 |
0 |
0 |
| T30 |
529231 |
16000 |
0 |
0 |
| T46 |
0 |
19 |
0 |
0 |
| T79 |
0 |
978 |
0 |
0 |
| T92 |
0 |
14 |
0 |
0 |
| T93 |
0 |
14 |
0 |
0 |
| T94 |
0 |
16 |
0 |
0 |
| T95 |
0 |
8 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
1836479 |
0 |
0 |
| T1 |
10532 |
63 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
0 |
0 |
0 |
| T7 |
638832 |
0 |
0 |
0 |
| T8 |
642184 |
0 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T23 |
0 |
8 |
0 |
0 |
| T29 |
7187 |
0 |
0 |
0 |
| T30 |
529231 |
71923 |
0 |
0 |
| T46 |
0 |
19 |
0 |
0 |
| T79 |
0 |
978 |
0 |
0 |
| T92 |
0 |
42 |
0 |
0 |
| T93 |
0 |
14 |
0 |
0 |
| T94 |
0 |
31 |
0 |
0 |
| T95 |
0 |
8 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
34508449 |
0 |
0 |
| T1 |
10532 |
23 |
0 |
0 |
| T2 |
7777 |
12 |
0 |
0 |
| T3 |
206666 |
27834 |
0 |
0 |
| T4 |
176356 |
84482 |
0 |
0 |
| T7 |
638832 |
300 |
0 |
0 |
| T8 |
642184 |
104 |
0 |
0 |
| T17 |
36515 |
12414 |
0 |
0 |
| T18 |
7280 |
10 |
0 |
0 |
| T29 |
7187 |
12 |
0 |
0 |
| T30 |
529231 |
4010 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 44 |
1 |
1 |
| 45 |
1 |
1 |
| 48 |
1 |
1 |
| 49 |
1 |
1 |
| 53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
46162339 |
0 |
0 |
| T1 |
10532 |
105 |
0 |
0 |
| T2 |
7777 |
12 |
0 |
0 |
| T3 |
206666 |
27834 |
0 |
0 |
| T4 |
176356 |
84482 |
0 |
0 |
| T7 |
638832 |
300 |
0 |
0 |
| T8 |
642184 |
104 |
0 |
0 |
| T17 |
36515 |
12414 |
0 |
0 |
| T18 |
7280 |
10 |
0 |
0 |
| T29 |
7187 |
12 |
0 |
0 |
| T30 |
529231 |
17916 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
531135783 |
530880867 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2978 |
2978 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T30 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T30,T21 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T30,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T30,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T30,T23 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T30,T21 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T30,T21 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T30,T21 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T30,T21 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
1774815 |
0 |
0 |
| T1 |
10532 |
63 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
0 |
0 |
0 |
| T7 |
638832 |
0 |
0 |
0 |
| T8 |
642184 |
0 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T23 |
0 |
8 |
0 |
0 |
| T29 |
7187 |
0 |
0 |
0 |
| T30 |
529231 |
71923 |
0 |
0 |
| T46 |
0 |
19 |
0 |
0 |
| T79 |
0 |
978 |
0 |
0 |
| T92 |
0 |
42 |
0 |
0 |
| T93 |
0 |
14 |
0 |
0 |
| T94 |
0 |
31 |
0 |
0 |
| T95 |
0 |
8 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
1774815 |
0 |
0 |
| T1 |
10532 |
63 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
0 |
0 |
0 |
| T7 |
638832 |
0 |
0 |
0 |
| T8 |
642184 |
0 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T23 |
0 |
8 |
0 |
0 |
| T29 |
7187 |
0 |
0 |
0 |
| T30 |
529231 |
71923 |
0 |
0 |
| T46 |
0 |
19 |
0 |
0 |
| T79 |
0 |
978 |
0 |
0 |
| T92 |
0 |
42 |
0 |
0 |
| T93 |
0 |
14 |
0 |
0 |
| T94 |
0 |
31 |
0 |
0 |
| T95 |
0 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 10 | 62.50 |
| Logical | 16 | 10 | 62.50 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T30,T23 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T30,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T30,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T30,T23 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T30,T23 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T30,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T30,T23 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
623743 |
0 |
0 |
| T1 |
10532 |
5 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
0 |
0 |
0 |
| T7 |
638832 |
0 |
0 |
0 |
| T8 |
642184 |
0 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T23 |
0 |
8 |
0 |
0 |
| T29 |
7187 |
0 |
0 |
0 |
| T30 |
529231 |
16000 |
0 |
0 |
| T46 |
0 |
9 |
0 |
0 |
| T79 |
0 |
244 |
0 |
0 |
| T84 |
0 |
2 |
0 |
0 |
| T92 |
0 |
14 |
0 |
0 |
| T93 |
0 |
14 |
0 |
0 |
| T94 |
0 |
16 |
0 |
0 |
| T96 |
0 |
3 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
623743 |
0 |
0 |
| T1 |
10532 |
5 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
0 |
0 |
0 |
| T7 |
638832 |
0 |
0 |
0 |
| T8 |
642184 |
0 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T23 |
0 |
8 |
0 |
0 |
| T29 |
7187 |
0 |
0 |
0 |
| T30 |
529231 |
16000 |
0 |
0 |
| T46 |
0 |
9 |
0 |
0 |
| T79 |
0 |
244 |
0 |
0 |
| T84 |
0 |
2 |
0 |
0 |
| T92 |
0 |
14 |
0 |
0 |
| T93 |
0 |
14 |
0 |
0 |
| T94 |
0 |
16 |
0 |
0 |
| T96 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
| Conditions | 24 | 18 | 75.00 |
| Logical | 24 | 18 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T30,T92 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T30,T23 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T30,T23 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T30,T23 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T30,T23 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T30,T23 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T30,T23 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T30,T92 |
| 1 | 0 | Covered | T1,T30,T23 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T30,T23 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
9 |
9 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T30,T23 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T30,T23 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T30,T23 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
1185607 |
0 |
0 |
| T1 |
10532 |
27 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
0 |
0 |
0 |
| T7 |
638832 |
0 |
0 |
0 |
| T8 |
642184 |
0 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T23 |
0 |
8 |
0 |
0 |
| T29 |
7187 |
0 |
0 |
0 |
| T30 |
529231 |
71923 |
0 |
0 |
| T46 |
0 |
9 |
0 |
0 |
| T79 |
0 |
244 |
0 |
0 |
| T84 |
0 |
2 |
0 |
0 |
| T92 |
0 |
42 |
0 |
0 |
| T93 |
0 |
14 |
0 |
0 |
| T94 |
0 |
31 |
0 |
0 |
| T96 |
0 |
3 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
529138339 |
0 |
0 |
| T1 |
10532 |
10449 |
0 |
0 |
| T2 |
7777 |
7678 |
0 |
0 |
| T3 |
206666 |
206615 |
0 |
0 |
| T4 |
176356 |
176262 |
0 |
0 |
| T7 |
638832 |
638736 |
0 |
0 |
| T8 |
642184 |
642089 |
0 |
0 |
| T17 |
36515 |
36439 |
0 |
0 |
| T18 |
7280 |
7221 |
0 |
0 |
| T29 |
7187 |
7091 |
0 |
0 |
| T30 |
529231 |
529225 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
529354194 |
1185607 |
0 |
0 |
| T1 |
10532 |
27 |
0 |
0 |
| T2 |
7777 |
0 |
0 |
0 |
| T3 |
206666 |
0 |
0 |
0 |
| T4 |
176356 |
0 |
0 |
0 |
| T7 |
638832 |
0 |
0 |
0 |
| T8 |
642184 |
0 |
0 |
0 |
| T17 |
36515 |
0 |
0 |
0 |
| T18 |
7280 |
0 |
0 |
0 |
| T23 |
0 |
8 |
0 |
0 |
| T29 |
7187 |
0 |
0 |
0 |
| T30 |
529231 |
71923 |
0 |
0 |
| T46 |
0 |
9 |
0 |
0 |
| T79 |
0 |
244 |
0 |
0 |
| T84 |
0 |
2 |
0 |
0 |
| T92 |
0 |
42 |
0 |
0 |
| T93 |
0 |
14 |
0 |
0 |
| T94 |
0 |
31 |
0 |
0 |
| T96 |
0 |
3 |
0 |
0 |