Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc
| Total | Covered | Percent |
| Conditions | 14 | 10 | 71.43 |
| Logical | 14 | 10 | 71.43 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T100,T101,T102 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T100,T101,T102 |
| 1 | 1 | Covered | T100,T101,T102 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T100,T101,T102 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T100,T101,T102 |
| 1 | 1 | Covered | T100,T101,T102 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T100,T101,T102 |
| 0 |
0 |
1 |
Covered |
T100,T101,T102 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T100,T101,T102 |
| 0 |
0 |
1 |
Covered |
T100,T101,T102 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
754793790 |
201271 |
0 |
0 |
| T100 |
39989 |
4562 |
0 |
0 |
| T101 |
20710 |
12895 |
0 |
0 |
| T102 |
19812 |
1562 |
0 |
0 |
| T103 |
4847 |
195 |
0 |
0 |
| T104 |
3295 |
258 |
0 |
0 |
| T105 |
6932 |
658 |
0 |
0 |
| T106 |
18270 |
1439 |
0 |
0 |
| T107 |
50102 |
4144 |
0 |
0 |
| T108 |
5547 |
881 |
0 |
0 |
| T109 |
5241 |
343 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
9027560 |
8975246 |
0 |
0 |
| T1 |
1110 |
1092 |
0 |
0 |
| T2 |
140 |
122 |
0 |
0 |
| T3 |
118 |
98 |
0 |
0 |
| T4 |
7250 |
7234 |
0 |
0 |
| T5 |
4292 |
4272 |
0 |
0 |
| T10 |
202 |
184 |
0 |
0 |
| T11 |
222 |
208 |
0 |
0 |
| T12 |
94 |
76 |
0 |
0 |
| T13 |
212 |
202 |
0 |
0 |
| T14 |
818 |
800 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
754793790 |
752 |
0 |
0 |
| T100 |
39989 |
12 |
0 |
0 |
| T101 |
20710 |
62 |
0 |
0 |
| T102 |
19812 |
10 |
0 |
0 |
| T104 |
3295 |
2 |
0 |
0 |
| T105 |
6932 |
2 |
0 |
0 |
| T106 |
18270 |
10 |
0 |
0 |
| T107 |
50102 |
19 |
0 |
0 |
| T108 |
5547 |
2 |
0 |
0 |
| T109 |
5241 |
1 |
0 |
0 |
| T110 |
15335 |
10 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
754793790 |
754276262 |
0 |
0 |
| T1 |
62702 |
62570 |
0 |
0 |
| T2 |
17762 |
17588 |
0 |
0 |
| T3 |
16928 |
16760 |
0 |
0 |
| T4 |
1039152 |
1038964 |
0 |
0 |
| T5 |
280444 |
280262 |
0 |
0 |
| T10 |
14708 |
14528 |
0 |
0 |
| T11 |
19164 |
18964 |
0 |
0 |
| T12 |
18464 |
18324 |
0 |
0 |
| T13 |
14596 |
14440 |
0 |
0 |
| T14 |
192772 |
192572 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 17 | 14 | 82.35 |
| CONT_ASSIGN | 65 | 0 | 0 | |
| ALWAYS | 71 | 5 | 4 | 80.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 7 | 5 | 71.43 |
| CONT_ASSIGN | 150 | 0 | 0 | |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
|
unreachable |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
|
unreachable |
| 75 |
1 |
1 |
| 76 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
|
unreachable |
| 124 |
|
unreachable |
| 125 |
1 |
1 |
| 134 |
0 |
1 |
| 135 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
|
unreachable |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
| Total | Covered | Percent |
| Conditions | 13 | 4 | 30.77 |
| Logical | 13 | 4 | 30.77 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Unreachable | |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
6 |
4 |
66.67 |
| IF |
71 |
3 |
2 |
66.67 |
| IF |
115 |
3 |
2 |
66.67 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Unreachable |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Unreachable |
|
| 0 |
0 |
1 |
Not Covered |
|
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
377396895 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4513780 |
4487623 |
0 |
0 |
| T1 |
555 |
546 |
0 |
0 |
| T2 |
70 |
61 |
0 |
0 |
| T3 |
59 |
49 |
0 |
0 |
| T4 |
3625 |
3617 |
0 |
0 |
| T5 |
2146 |
2136 |
0 |
0 |
| T10 |
101 |
92 |
0 |
0 |
| T11 |
111 |
104 |
0 |
0 |
| T12 |
47 |
38 |
0 |
0 |
| T13 |
106 |
101 |
0 |
0 |
| T14 |
409 |
400 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
377396895 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
377396895 |
377138131 |
0 |
0 |
| T1 |
31351 |
31285 |
0 |
0 |
| T2 |
8881 |
8794 |
0 |
0 |
| T3 |
8464 |
8380 |
0 |
0 |
| T4 |
519576 |
519482 |
0 |
0 |
| T5 |
140222 |
140131 |
0 |
0 |
| T10 |
7354 |
7264 |
0 |
0 |
| T11 |
9582 |
9482 |
0 |
0 |
| T12 |
9232 |
9162 |
0 |
0 |
| T13 |
7298 |
7220 |
0 |
0 |
| T14 |
96386 |
96286 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
| Total | Covered | Percent |
| Conditions | 11 | 10 | 90.91 |
| Logical | 11 | 10 | 90.91 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T100,T101,T102 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T100,T101,T102 |
| 1 | 1 | Covered | T100,T101,T102 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T100,T101,T102 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T100,T101,T102 |
| 1 | 1 | Covered | T100,T101,T102 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T100,T101,T102 |
| 0 |
0 |
1 |
Covered |
T100,T101,T102 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T100,T101,T102 |
| 0 |
0 |
1 |
Covered |
T100,T101,T102 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
377396895 |
201271 |
0 |
0 |
| T100 |
39989 |
4562 |
0 |
0 |
| T101 |
20710 |
12895 |
0 |
0 |
| T102 |
19812 |
1562 |
0 |
0 |
| T103 |
4847 |
195 |
0 |
0 |
| T104 |
3295 |
258 |
0 |
0 |
| T105 |
6932 |
658 |
0 |
0 |
| T106 |
18270 |
1439 |
0 |
0 |
| T107 |
50102 |
4144 |
0 |
0 |
| T108 |
5547 |
881 |
0 |
0 |
| T109 |
5241 |
343 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4513780 |
4487623 |
0 |
0 |
| T1 |
555 |
546 |
0 |
0 |
| T2 |
70 |
61 |
0 |
0 |
| T3 |
59 |
49 |
0 |
0 |
| T4 |
3625 |
3617 |
0 |
0 |
| T5 |
2146 |
2136 |
0 |
0 |
| T10 |
101 |
92 |
0 |
0 |
| T11 |
111 |
104 |
0 |
0 |
| T12 |
47 |
38 |
0 |
0 |
| T13 |
106 |
101 |
0 |
0 |
| T14 |
409 |
400 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
377396895 |
752 |
0 |
0 |
| T100 |
39989 |
12 |
0 |
0 |
| T101 |
20710 |
62 |
0 |
0 |
| T102 |
19812 |
10 |
0 |
0 |
| T104 |
3295 |
2 |
0 |
0 |
| T105 |
6932 |
2 |
0 |
0 |
| T106 |
18270 |
10 |
0 |
0 |
| T107 |
50102 |
19 |
0 |
0 |
| T108 |
5547 |
2 |
0 |
0 |
| T109 |
5241 |
1 |
0 |
0 |
| T110 |
15335 |
10 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
377396895 |
377138131 |
0 |
0 |
| T1 |
31351 |
31285 |
0 |
0 |
| T2 |
8881 |
8794 |
0 |
0 |
| T3 |
8464 |
8380 |
0 |
0 |
| T4 |
519576 |
519482 |
0 |
0 |
| T5 |
140222 |
140131 |
0 |
0 |
| T10 |
7354 |
7264 |
0 |
0 |
| T11 |
9582 |
9482 |
0 |
0 |
| T12 |
9232 |
9162 |
0 |
0 |
| T13 |
7298 |
7220 |
0 |
0 |
| T14 |
96386 |
96286 |
0 |
0 |