Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T7,T8,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T7,T8,T9 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
571764694 |
2370 |
0 |
0 |
| T7 |
155920 |
4 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T17 |
11966 |
0 |
0 |
0 |
| T18 |
23918 |
0 |
0 |
0 |
| T19 |
42476 |
0 |
0 |
0 |
| T20 |
8769 |
0 |
0 |
0 |
| T21 |
2496 |
0 |
0 |
0 |
| T22 |
8429 |
0 |
0 |
0 |
| T23 |
7517 |
0 |
0 |
0 |
| T24 |
7327 |
0 |
0 |
0 |
| T25 |
20306 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1123040393 |
2399 |
0 |
0 |
| T7 |
155920 |
4 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
0 |
4 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T17 |
11966 |
0 |
0 |
0 |
| T18 |
23918 |
0 |
0 |
0 |
| T19 |
42476 |
0 |
0 |
0 |
| T20 |
8769 |
0 |
0 |
0 |
| T21 |
2496 |
0 |
0 |
0 |
| T22 |
8429 |
0 |
0 |
0 |
| T23 |
7517 |
0 |
0 |
0 |
| T24 |
7327 |
0 |
0 |
0 |
| T25 |
20306 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 6 | 85.71 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
0 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 6 | 2 | 33.33 |
| Logical | 6 | 2 | 33.33 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Unreachable | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6829665 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
558105364 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T7,T8,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6829665 |
1178 |
0 |
0 |
| T7 |
7247 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
58 |
0 |
0 |
0 |
| T18 |
231 |
0 |
0 |
0 |
| T19 |
634 |
0 |
0 |
0 |
| T20 |
164 |
0 |
0 |
0 |
| T21 |
30 |
0 |
0 |
0 |
| T22 |
51 |
0 |
0 |
0 |
| T23 |
112 |
0 |
0 |
0 |
| T24 |
71 |
0 |
0 |
0 |
| T25 |
341 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
558105364 |
1207 |
0 |
0 |
| T7 |
148673 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
11908 |
0 |
0 |
0 |
| T18 |
23687 |
0 |
0 |
0 |
| T19 |
41842 |
0 |
0 |
0 |
| T20 |
8605 |
0 |
0 |
0 |
| T21 |
2466 |
0 |
0 |
0 |
| T22 |
8378 |
0 |
0 |
0 |
| T23 |
7405 |
0 |
0 |
0 |
| T24 |
7256 |
0 |
0 |
0 |
| T25 |
19965 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T7,T8,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T7,T8,T9 |
| 1 | 0 | Covered | T7,T8,T9 |
| 1 | 1 | Covered | T7,T8,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
558105364 |
1192 |
0 |
0 |
| T7 |
148673 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
11908 |
0 |
0 |
0 |
| T18 |
23687 |
0 |
0 |
0 |
| T19 |
41842 |
0 |
0 |
0 |
| T20 |
8605 |
0 |
0 |
0 |
| T21 |
2466 |
0 |
0 |
0 |
| T22 |
8378 |
0 |
0 |
0 |
| T23 |
7405 |
0 |
0 |
0 |
| T24 |
7256 |
0 |
0 |
0 |
| T25 |
19965 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
6829665 |
1192 |
0 |
0 |
| T7 |
7247 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
0 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
58 |
0 |
0 |
0 |
| T18 |
231 |
0 |
0 |
0 |
| T19 |
634 |
0 |
0 |
0 |
| T20 |
164 |
0 |
0 |
0 |
| T21 |
30 |
0 |
0 |
0 |
| T22 |
51 |
0 |
0 |
0 |
| T23 |
112 |
0 |
0 |
0 |
| T24 |
71 |
0 |
0 |
0 |
| T25 |
341 |
0 |
0 |
0 |