Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T59,T104 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
140889681 |
0 |
0 |
T3 |
12876 |
6308 |
0 |
0 |
T4 |
191530 |
182312 |
0 |
0 |
T5 |
170628 |
163947 |
0 |
0 |
T6 |
105937 |
98110 |
0 |
0 |
T18 |
0 |
7425 |
0 |
0 |
T30 |
38419 |
0 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
0 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
0 |
0 |
0 |
T35 |
0 |
162741 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
T86 |
0 |
21607 |
0 |
0 |
T105 |
0 |
1195 |
0 |
0 |
T106 |
0 |
102765 |
0 |
0 |
T107 |
0 |
131373 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
140889681 |
0 |
0 |
T3 |
12876 |
6308 |
0 |
0 |
T4 |
191530 |
182312 |
0 |
0 |
T5 |
170628 |
163947 |
0 |
0 |
T6 |
105937 |
98110 |
0 |
0 |
T18 |
0 |
7425 |
0 |
0 |
T30 |
38419 |
0 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
0 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
0 |
0 |
0 |
T35 |
0 |
162741 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
T86 |
0 |
21607 |
0 |
0 |
T105 |
0 |
1195 |
0 |
0 |
T106 |
0 |
102765 |
0 |
0 |
T107 |
0 |
131373 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T30,T32 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T58,T60,T108 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T32 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T30,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T30,T32,T4 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T30,T32 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
283960933 |
0 |
0 |
T2 |
7268 |
1370 |
0 |
0 |
T3 |
12876 |
0 |
0 |
0 |
T4 |
191530 |
182270 |
0 |
0 |
T5 |
170628 |
163887 |
0 |
0 |
T6 |
105937 |
98094 |
0 |
0 |
T30 |
38419 |
14171 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
1392 |
0 |
0 |
T33 |
12313 |
2771 |
0 |
0 |
T34 |
9878 |
2397 |
0 |
0 |
T36 |
0 |
2714 |
0 |
0 |
T109 |
0 |
1310 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
283960933 |
0 |
0 |
T2 |
7268 |
1370 |
0 |
0 |
T3 |
12876 |
0 |
0 |
0 |
T4 |
191530 |
182270 |
0 |
0 |
T5 |
170628 |
163887 |
0 |
0 |
T6 |
105937 |
98094 |
0 |
0 |
T30 |
38419 |
14171 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
1392 |
0 |
0 |
T33 |
12313 |
2771 |
0 |
0 |
T34 |
9878 |
2397 |
0 |
0 |
T36 |
0 |
2714 |
0 |
0 |
T109 |
0 |
1310 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T49,T50 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T30,T32 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T30,T32 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T30,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T30,T32 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T30,T32 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T30,T32 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T30,T32 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
49220152 |
0 |
0 |
T3 |
12876 |
4953 |
0 |
0 |
T4 |
191530 |
1215 |
0 |
0 |
T5 |
170628 |
2089 |
0 |
0 |
T6 |
105937 |
302 |
0 |
0 |
T7 |
0 |
114 |
0 |
0 |
T19 |
0 |
546 |
0 |
0 |
T30 |
38419 |
1112 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
89 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
107 |
0 |
0 |
T35 |
0 |
1245 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
49220152 |
0 |
0 |
T3 |
12876 |
4953 |
0 |
0 |
T4 |
191530 |
1215 |
0 |
0 |
T5 |
170628 |
2089 |
0 |
0 |
T6 |
105937 |
302 |
0 |
0 |
T7 |
0 |
114 |
0 |
0 |
T19 |
0 |
546 |
0 |
0 |
T30 |
38419 |
1112 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
89 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
107 |
0 |
0 |
T35 |
0 |
1245 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
19912809 |
0 |
0 |
T1 |
6674 |
9 |
0 |
0 |
T2 |
7268 |
10 |
0 |
0 |
T3 |
12876 |
48 |
0 |
0 |
T4 |
191530 |
25842 |
0 |
0 |
T5 |
170628 |
17362 |
0 |
0 |
T6 |
105937 |
48677 |
0 |
0 |
T30 |
38419 |
211 |
0 |
0 |
T31 |
7858 |
9 |
0 |
0 |
T32 |
10174 |
26 |
0 |
0 |
T33 |
12313 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3213 |
3213 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
28392471 |
0 |
0 |
T1 |
6674 |
36 |
0 |
0 |
T2 |
7268 |
20 |
0 |
0 |
T3 |
12876 |
146 |
0 |
0 |
T4 |
191530 |
25842 |
0 |
0 |
T5 |
170628 |
53937 |
0 |
0 |
T6 |
105937 |
48677 |
0 |
0 |
T30 |
38419 |
211 |
0 |
0 |
T31 |
7858 |
9 |
0 |
0 |
T32 |
10174 |
26 |
0 |
0 |
T33 |
12313 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3213 |
3213 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
893567 |
0 |
0 |
T4 |
191530 |
0 |
0 |
0 |
T5 |
170628 |
0 |
0 |
0 |
T6 |
105937 |
0 |
0 |
0 |
T18 |
0 |
4 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T30 |
38419 |
84 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
9 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
0 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
T43 |
0 |
23 |
0 |
0 |
T86 |
0 |
8 |
0 |
0 |
T98 |
0 |
15680 |
0 |
0 |
T99 |
0 |
11 |
0 |
0 |
T100 |
0 |
10 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T103 |
2033 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3213 |
3213 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
1889018 |
0 |
0 |
T4 |
191530 |
0 |
0 |
0 |
T5 |
170628 |
0 |
0 |
0 |
T6 |
105937 |
0 |
0 |
0 |
T18 |
0 |
4 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T30 |
38419 |
84 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
9 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
0 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
T43 |
0 |
112 |
0 |
0 |
T86 |
0 |
28 |
0 |
0 |
T98 |
0 |
70122 |
0 |
0 |
T99 |
0 |
49 |
0 |
0 |
T100 |
0 |
10 |
0 |
0 |
T101 |
0 |
9 |
0 |
0 |
T103 |
2033 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3213 |
3213 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
18953918 |
0 |
0 |
T1 |
6674 |
9 |
0 |
0 |
T2 |
7268 |
10 |
0 |
0 |
T3 |
12876 |
48 |
0 |
0 |
T4 |
191530 |
25842 |
0 |
0 |
T5 |
170628 |
17362 |
0 |
0 |
T6 |
105937 |
48677 |
0 |
0 |
T30 |
38419 |
127 |
0 |
0 |
T31 |
7858 |
9 |
0 |
0 |
T32 |
10174 |
17 |
0 |
0 |
T33 |
12313 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3213 |
3213 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
26503453 |
0 |
0 |
T1 |
6674 |
36 |
0 |
0 |
T2 |
7268 |
20 |
0 |
0 |
T3 |
12876 |
146 |
0 |
0 |
T4 |
191530 |
25842 |
0 |
0 |
T5 |
170628 |
53937 |
0 |
0 |
T6 |
105937 |
48677 |
0 |
0 |
T30 |
38419 |
127 |
0 |
0 |
T31 |
7858 |
9 |
0 |
0 |
T32 |
10174 |
17 |
0 |
0 |
T33 |
12313 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
558105364 |
557833296 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3213 |
3213 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T30,T32,T18 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T30,T32,T18 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T30,T32,T18 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T30,T32,T18 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T30,T32,T18 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T30,T32,T18 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T30,T32,T18 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T30,T32,T18 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
1832385 |
0 |
0 |
T4 |
191530 |
0 |
0 |
0 |
T5 |
170628 |
0 |
0 |
0 |
T6 |
105937 |
0 |
0 |
0 |
T18 |
0 |
4 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T30 |
38419 |
84 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
9 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
0 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
T43 |
0 |
112 |
0 |
0 |
T86 |
0 |
28 |
0 |
0 |
T98 |
0 |
70122 |
0 |
0 |
T99 |
0 |
49 |
0 |
0 |
T100 |
0 |
10 |
0 |
0 |
T101 |
0 |
9 |
0 |
0 |
T103 |
2033 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
1832385 |
0 |
0 |
T4 |
191530 |
0 |
0 |
0 |
T5 |
170628 |
0 |
0 |
0 |
T6 |
105937 |
0 |
0 |
0 |
T18 |
0 |
4 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T30 |
38419 |
84 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
9 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
0 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
T43 |
0 |
112 |
0 |
0 |
T86 |
0 |
28 |
0 |
0 |
T98 |
0 |
70122 |
0 |
0 |
T99 |
0 |
49 |
0 |
0 |
T100 |
0 |
10 |
0 |
0 |
T101 |
0 |
9 |
0 |
0 |
T103 |
2033 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T30,T32,T19 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T30,T32,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T30,T32,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T30,T32,T19 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T30,T32,T19 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T30,T32,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T30,T32,T19 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
580184 |
0 |
0 |
T4 |
191530 |
0 |
0 |
0 |
T5 |
170628 |
0 |
0 |
0 |
T6 |
105937 |
0 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T30 |
38419 |
84 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
9 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
0 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
10 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T98 |
0 |
15680 |
0 |
0 |
T99 |
0 |
11 |
0 |
0 |
T102 |
0 |
11 |
0 |
0 |
T103 |
2033 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
580184 |
0 |
0 |
T4 |
191530 |
0 |
0 |
0 |
T5 |
170628 |
0 |
0 |
0 |
T6 |
105937 |
0 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T30 |
38419 |
84 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
9 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
0 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
0 |
10 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T98 |
0 |
15680 |
0 |
0 |
T99 |
0 |
11 |
0 |
0 |
T102 |
0 |
11 |
0 |
0 |
T103 |
2033 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T98,T99 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T30,T32,T19 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T30,T32,T19 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T30,T32,T43 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T30,T32,T19 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T30,T32,T19 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T30,T32,T19 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T43,T98,T99 |
1 | 0 | Covered | T30,T32,T19 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T30,T32,T19 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T30,T32,T19 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T30,T32,T19 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T30,T32,T19 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
1201251 |
0 |
0 |
T4 |
191530 |
0 |
0 |
0 |
T5 |
170628 |
0 |
0 |
0 |
T6 |
105937 |
0 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T30 |
38419 |
84 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
9 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
0 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
T43 |
0 |
37 |
0 |
0 |
T44 |
0 |
10 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T98 |
0 |
70122 |
0 |
0 |
T99 |
0 |
49 |
0 |
0 |
T102 |
0 |
11 |
0 |
0 |
T103 |
2033 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
556144838 |
0 |
0 |
T1 |
6674 |
6595 |
0 |
0 |
T2 |
7268 |
7176 |
0 |
0 |
T3 |
12876 |
12788 |
0 |
0 |
T4 |
191530 |
191462 |
0 |
0 |
T5 |
170628 |
170564 |
0 |
0 |
T6 |
105937 |
105873 |
0 |
0 |
T30 |
38419 |
38321 |
0 |
0 |
T31 |
7858 |
7801 |
0 |
0 |
T32 |
10174 |
10123 |
0 |
0 |
T33 |
12313 |
12226 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
556377754 |
1201251 |
0 |
0 |
T4 |
191530 |
0 |
0 |
0 |
T5 |
170628 |
0 |
0 |
0 |
T6 |
105937 |
0 |
0 |
0 |
T19 |
0 |
50 |
0 |
0 |
T30 |
38419 |
84 |
0 |
0 |
T31 |
7858 |
0 |
0 |
0 |
T32 |
10174 |
9 |
0 |
0 |
T33 |
12313 |
0 |
0 |
0 |
T34 |
9878 |
0 |
0 |
0 |
T36 |
8702 |
0 |
0 |
0 |
T43 |
0 |
37 |
0 |
0 |
T44 |
0 |
10 |
0 |
0 |
T45 |
0 |
6 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T98 |
0 |
70122 |
0 |
0 |
T99 |
0 |
49 |
0 |
0 |
T102 |
0 |
11 |
0 |
0 |
T103 |
2033 |
0 |
0 |
0 |