dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.86 100.00 71.43 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.06 100.00 88.24 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.86 100.00 71.43 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.06 100.00 88.24 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.53 100.00 86.11 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.03 97.53 88.06 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.43 98.59 78.81 92.31 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions141071.43
Logical141071.43
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T4,T5

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT59,T104
110Not Covered
111CoveredT3,T4,T5

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T4,T5
110Not Covered
111CoveredT3,T4,T5

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T4,T5
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 556377754 140889681 0 0
DepthKnown_A 556377754 556144838 0 0
RvalidKnown_A 556377754 556144838 0 0
WreadyKnown_A 556377754 556144838 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 556377754 140889681 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 140889681 0 0
T3 12876 6308 0 0
T4 191530 182312 0 0
T5 170628 163947 0 0
T6 105937 98110 0 0
T18 0 7425 0 0
T30 38419 0 0 0
T31 7858 0 0 0
T32 10174 0 0 0
T33 12313 0 0 0
T34 9878 0 0 0
T35 0 162741 0 0
T36 8702 0 0 0
T86 0 21607 0 0
T105 0 1195 0 0
T106 0 102765 0 0
T107 0 131373 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 140889681 0 0
T3 12876 6308 0 0
T4 191530 182312 0 0
T5 170628 163947 0 0
T6 105937 98110 0 0
T18 0 7425 0 0
T30 38419 0 0 0
T31 7858 0 0 0
T32 10174 0 0 0
T33 12313 0 0 0
T34 9878 0 0 0
T35 0 162741 0 0
T36 8702 0 0 0
T86 0 21607 0 0
T105 0 1195 0 0
T106 0 102765 0 0
T107 0 131373 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions141071.43
Logical141071.43
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT2,T30,T32

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101CoveredT58,T60,T108
110Not Covered
111CoveredT2,T30,T32

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT2,T30,T32
110Not Covered
111CoveredT30,T32,T4

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T30,T32
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 556377754 283960933 0 0
DepthKnown_A 556377754 556144838 0 0
RvalidKnown_A 556377754 556144838 0 0
WreadyKnown_A 556377754 556144838 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 556377754 283960933 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 283960933 0 0
T2 7268 1370 0 0
T3 12876 0 0 0
T4 191530 182270 0 0
T5 170628 163887 0 0
T6 105937 98094 0 0
T30 38419 14171 0 0
T31 7858 0 0 0
T32 10174 1392 0 0
T33 12313 2771 0 0
T34 9878 2397 0 0
T36 0 2714 0 0
T109 0 1310 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 283960933 0 0
T2 7268 1370 0 0
T3 12876 0 0 0
T4 191530 182270 0 0
T5 170628 163887 0 0
T6 105937 98094 0 0
T30 38419 14171 0 0
T31 7858 0 0 0
T32 10174 1392 0 0
T33 12313 2771 0 0
T34 9878 2397 0 0
T36 0 2714 0 0
T109 0 1310 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T49,T50
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT3,T30,T32

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT3,T30,T32

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T30,T32
110Not Covered
111CoveredT3,T30,T32

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT3,T30,T32
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T3,T30,T32


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T30,T32
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 556377754 49220152 0 0
DepthKnown_A 556377754 556144838 0 0
RvalidKnown_A 556377754 556144838 0 0
WreadyKnown_A 556377754 556144838 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 556377754 49220152 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 49220152 0 0
T3 12876 4953 0 0
T4 191530 1215 0 0
T5 170628 2089 0 0
T6 105937 302 0 0
T7 0 114 0 0
T19 0 546 0 0
T30 38419 1112 0 0
T31 7858 0 0 0
T32 10174 89 0 0
T33 12313 0 0 0
T34 9878 107 0 0
T35 0 1245 0 0
T36 8702 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 49220152 0 0
T3 12876 4953 0 0
T4 191530 1215 0 0
T5 170628 2089 0 0
T6 105937 302 0 0
T7 0 114 0 0
T19 0 546 0 0
T30 38419 1112 0 0
T31 7858 0 0 0
T32 10174 89 0 0
T33 12313 0 0 0
T34 9878 107 0 0
T35 0 1245 0 0
T36 8702 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 558105364 19912809 0 0
DepthKnown_A 558105364 557833296 0 0
RvalidKnown_A 558105364 557833296 0 0
WreadyKnown_A 558105364 557833296 0 0
gen_passthru_fifo.paramCheckPass 3213 3213 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 19912809 0 0
T1 6674 9 0 0
T2 7268 10 0 0
T3 12876 48 0 0
T4 191530 25842 0 0
T5 170628 17362 0 0
T6 105937 48677 0 0
T30 38419 211 0 0
T31 7858 9 0 0
T32 10174 26 0 0
T33 12313 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3213 3213 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 558105364 28392471 0 0
DepthKnown_A 558105364 557833296 0 0
RvalidKnown_A 558105364 557833296 0 0
WreadyKnown_A 558105364 557833296 0 0
gen_passthru_fifo.paramCheckPass 3213 3213 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 28392471 0 0
T1 6674 36 0 0
T2 7268 20 0 0
T3 12876 146 0 0
T4 191530 25842 0 0
T5 170628 53937 0 0
T6 105937 48677 0 0
T30 38419 211 0 0
T31 7858 9 0 0
T32 10174 26 0 0
T33 12313 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3213 3213 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 558105364 893567 0 0
DepthKnown_A 558105364 557833296 0 0
RvalidKnown_A 558105364 557833296 0 0
WreadyKnown_A 558105364 557833296 0 0
gen_passthru_fifo.paramCheckPass 3213 3213 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 893567 0 0
T4 191530 0 0 0
T5 170628 0 0 0
T6 105937 0 0 0
T18 0 4 0 0
T19 0 50 0 0
T30 38419 84 0 0
T31 7858 0 0 0
T32 10174 9 0 0
T33 12313 0 0 0
T34 9878 0 0 0
T36 8702 0 0 0
T43 0 23 0 0
T86 0 8 0 0
T98 0 15680 0 0
T99 0 11 0 0
T100 0 10 0 0
T101 0 2 0 0
T103 2033 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3213 3213 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 558105364 1889018 0 0
DepthKnown_A 558105364 557833296 0 0
RvalidKnown_A 558105364 557833296 0 0
WreadyKnown_A 558105364 557833296 0 0
gen_passthru_fifo.paramCheckPass 3213 3213 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 1889018 0 0
T4 191530 0 0 0
T5 170628 0 0 0
T6 105937 0 0 0
T18 0 4 0 0
T19 0 50 0 0
T30 38419 84 0 0
T31 7858 0 0 0
T32 10174 9 0 0
T33 12313 0 0 0
T34 9878 0 0 0
T36 8702 0 0 0
T43 0 112 0 0
T86 0 28 0 0
T98 0 70122 0 0
T99 0 49 0 0
T100 0 10 0 0
T101 0 9 0 0
T103 2033 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3213 3213 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 558105364 18953918 0 0
DepthKnown_A 558105364 557833296 0 0
RvalidKnown_A 558105364 557833296 0 0
WreadyKnown_A 558105364 557833296 0 0
gen_passthru_fifo.paramCheckPass 3213 3213 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 18953918 0 0
T1 6674 9 0 0
T2 7268 10 0 0
T3 12876 48 0 0
T4 191530 25842 0 0
T5 170628 17362 0 0
T6 105937 48677 0 0
T30 38419 127 0 0
T31 7858 9 0 0
T32 10174 17 0 0
T33 12313 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3213 3213 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 558105364 26503453 0 0
DepthKnown_A 558105364 557833296 0 0
RvalidKnown_A 558105364 557833296 0 0
WreadyKnown_A 558105364 557833296 0 0
gen_passthru_fifo.paramCheckPass 3213 3213 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 26503453 0 0
T1 6674 36 0 0
T2 7268 20 0 0
T3 12876 146 0 0
T4 191530 25842 0 0
T5 170628 53937 0 0
T6 105937 48677 0 0
T30 38419 127 0 0
T31 7858 9 0 0
T32 10174 17 0 0
T33 12313 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 558105364 557833296 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3213 3213 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0
T33 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT30,T32,T18
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT30,T32,T18

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT30,T32,T18

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT30,T32,T18
110Not Covered
111CoveredT30,T32,T18

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT30,T32,T18
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T30,T32,T18


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T30,T32,T18
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 556377754 1832385 0 0
DepthKnown_A 556377754 556144838 0 0
RvalidKnown_A 556377754 556144838 0 0
WreadyKnown_A 556377754 556144838 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 556377754 1832385 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 1832385 0 0
T4 191530 0 0 0
T5 170628 0 0 0
T6 105937 0 0 0
T18 0 4 0 0
T19 0 50 0 0
T30 38419 84 0 0
T31 7858 0 0 0
T32 10174 9 0 0
T33 12313 0 0 0
T34 9878 0 0 0
T36 8702 0 0 0
T43 0 112 0 0
T86 0 28 0 0
T98 0 70122 0 0
T99 0 49 0 0
T100 0 10 0 0
T101 0 9 0 0
T103 2033 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 1832385 0 0
T4 191530 0 0 0
T5 170628 0 0 0
T6 105937 0 0 0
T18 0 4 0 0
T19 0 50 0 0
T30 38419 84 0 0
T31 7858 0 0 0
T32 10174 9 0 0
T33 12313 0 0 0
T34 9878 0 0 0
T36 8702 0 0 0
T43 0 112 0 0
T86 0 28 0 0
T98 0 70122 0 0
T99 0 49 0 0
T100 0 10 0 0
T101 0 9 0 0
T103 2033 0 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT30,T32,T19
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT30,T32,T19

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT30,T32,T19

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT30,T32,T19

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT30,T32,T19
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T30,T32,T19


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T30,T32,T19
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 556377754 580184 0 0
DepthKnown_A 556377754 556144838 0 0
RvalidKnown_A 556377754 556144838 0 0
WreadyKnown_A 556377754 556144838 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 556377754 580184 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 580184 0 0
T4 191530 0 0 0
T5 170628 0 0 0
T6 105937 0 0 0
T19 0 50 0 0
T30 38419 84 0 0
T31 7858 0 0 0
T32 10174 9 0 0
T33 12313 0 0 0
T34 9878 0 0 0
T36 8702 0 0 0
T43 0 9 0 0
T44 0 10 0 0
T45 0 6 0 0
T94 0 2 0 0
T98 0 15680 0 0
T99 0 11 0 0
T102 0 11 0 0
T103 2033 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 580184 0 0
T4 191530 0 0 0
T5 170628 0 0 0
T6 105937 0 0 0
T19 0 50 0 0
T30 38419 84 0 0
T31 7858 0 0 0
T32 10174 9 0 0
T33 12313 0 0 0
T34 9878 0 0 0
T36 8702 0 0 0
T43 0 9 0 0
T44 0 10 0 0
T45 0 6 0 0
T94 0 2 0 0
T98 0 15680 0 0
T99 0 11 0 0
T102 0 11 0 0
T103 2033 0 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT43,T98,T99
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT30,T32,T19

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT30,T32,T19

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT30,T32,T43
110Not Covered
111CoveredT30,T32,T19

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT30,T32,T19

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT30,T32,T19

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT43,T98,T99
10CoveredT30,T32,T19
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT30,T32,T19
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T30,T32,T19
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T30,T32,T19


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T30,T32,T19
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 556377754 1201251 0 0
DepthKnown_A 556377754 556144838 0 0
RvalidKnown_A 556377754 556144838 0 0
WreadyKnown_A 556377754 556144838 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 556377754 1201251 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 1201251 0 0
T4 191530 0 0 0
T5 170628 0 0 0
T6 105937 0 0 0
T19 0 50 0 0
T30 38419 84 0 0
T31 7858 0 0 0
T32 10174 9 0 0
T33 12313 0 0 0
T34 9878 0 0 0
T36 8702 0 0 0
T43 0 37 0 0
T44 0 10 0 0
T45 0 6 0 0
T94 0 2 0 0
T98 0 70122 0 0
T99 0 49 0 0
T102 0 11 0 0
T103 2033 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 556144838 0 0
T1 6674 6595 0 0
T2 7268 7176 0 0
T3 12876 12788 0 0
T4 191530 191462 0 0
T5 170628 170564 0 0
T6 105937 105873 0 0
T30 38419 38321 0 0
T31 7858 7801 0 0
T32 10174 10123 0 0
T33 12313 12226 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 556377754 1201251 0 0
T4 191530 0 0 0
T5 170628 0 0 0
T6 105937 0 0 0
T19 0 50 0 0
T30 38419 84 0 0
T31 7858 0 0 0
T32 10174 9 0 0
T33 12313 0 0 0
T34 9878 0 0 0
T36 8702 0 0 0
T43 0 37 0 0
T44 0 10 0 0
T45 0 6 0 0
T94 0 2 0 0
T98 0 70122 0 0
T99 0 49 0 0
T102 0 11 0 0
T103 2033 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%