Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T89 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T67,T68,T101 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T89 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T89 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T6,T38,T64 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T89 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
151574627 |
0 |
0 |
T4 |
199377 |
191337 |
0 |
0 |
T5 |
117311 |
110620 |
0 |
0 |
T6 |
125449 |
119826 |
0 |
0 |
T18 |
0 |
172115 |
0 |
0 |
T20 |
0 |
285240 |
0 |
0 |
T21 |
0 |
30225 |
0 |
0 |
T35 |
24258 |
0 |
0 |
0 |
T36 |
8392 |
0 |
0 |
0 |
T37 |
63358 |
0 |
0 |
0 |
T38 |
189895 |
161738 |
0 |
0 |
T64 |
0 |
603299 |
0 |
0 |
T78 |
7601 |
0 |
0 |
0 |
T89 |
18646 |
10472 |
0 |
0 |
T99 |
8466 |
0 |
0 |
0 |
T100 |
0 |
120968 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
151574627 |
0 |
0 |
T4 |
199377 |
191337 |
0 |
0 |
T5 |
117311 |
110620 |
0 |
0 |
T6 |
125449 |
119826 |
0 |
0 |
T18 |
0 |
172115 |
0 |
0 |
T20 |
0 |
285240 |
0 |
0 |
T21 |
0 |
30225 |
0 |
0 |
T35 |
24258 |
0 |
0 |
0 |
T36 |
8392 |
0 |
0 |
0 |
T37 |
63358 |
0 |
0 |
0 |
T38 |
189895 |
161738 |
0 |
0 |
T64 |
0 |
603299 |
0 |
0 |
T78 |
7601 |
0 |
0 |
0 |
T89 |
18646 |
10472 |
0 |
0 |
T99 |
8466 |
0 |
0 |
0 |
T100 |
0 |
120968 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T66,T102 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
298181846 |
0 |
0 |
T1 |
6366 |
990 |
0 |
0 |
T2 |
9044 |
1316 |
0 |
0 |
T3 |
11027 |
3109 |
0 |
0 |
T4 |
199377 |
191321 |
0 |
0 |
T30 |
22203 |
6411 |
0 |
0 |
T31 |
11367 |
2357 |
0 |
0 |
T32 |
17845 |
3821 |
0 |
0 |
T33 |
11982 |
1435 |
0 |
0 |
T34 |
8842 |
3231 |
0 |
0 |
T35 |
0 |
11920 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
298181846 |
0 |
0 |
T1 |
6366 |
990 |
0 |
0 |
T2 |
9044 |
1316 |
0 |
0 |
T3 |
11027 |
3109 |
0 |
0 |
T4 |
199377 |
191321 |
0 |
0 |
T30 |
22203 |
6411 |
0 |
0 |
T31 |
11367 |
2357 |
0 |
0 |
T32 |
17845 |
3821 |
0 |
0 |
T33 |
11982 |
1435 |
0 |
0 |
T34 |
8842 |
3231 |
0 |
0 |
T35 |
0 |
11920 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T53,T54,T55 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T30,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T30,T31 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T30,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T30,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T30,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
53717860 |
0 |
0 |
T2 |
9044 |
96 |
0 |
0 |
T3 |
11027 |
0 |
0 |
0 |
T4 |
199377 |
325 |
0 |
0 |
T5 |
0 |
989 |
0 |
0 |
T30 |
22203 |
182 |
0 |
0 |
T31 |
11367 |
91 |
0 |
0 |
T32 |
17845 |
108 |
0 |
0 |
T33 |
11982 |
96 |
0 |
0 |
T34 |
8842 |
0 |
0 |
0 |
T35 |
24258 |
963 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
T99 |
0 |
76 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
53717860 |
0 |
0 |
T2 |
9044 |
96 |
0 |
0 |
T3 |
11027 |
0 |
0 |
0 |
T4 |
199377 |
325 |
0 |
0 |
T5 |
0 |
989 |
0 |
0 |
T30 |
22203 |
182 |
0 |
0 |
T31 |
11367 |
91 |
0 |
0 |
T32 |
17845 |
108 |
0 |
0 |
T33 |
11982 |
96 |
0 |
0 |
T34 |
8842 |
0 |
0 |
0 |
T35 |
24258 |
963 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
T99 |
0 |
76 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
19698582 |
0 |
0 |
T1 |
6366 |
10 |
0 |
0 |
T2 |
9044 |
21 |
0 |
0 |
T3 |
11027 |
10 |
0 |
0 |
T4 |
199377 |
94248 |
0 |
0 |
T30 |
22203 |
118 |
0 |
0 |
T31 |
11367 |
28 |
0 |
0 |
T32 |
17845 |
58 |
0 |
0 |
T33 |
11982 |
26 |
0 |
0 |
T34 |
8842 |
11 |
0 |
0 |
T39 |
967601 |
14 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
27254074 |
0 |
0 |
T1 |
6366 |
10 |
0 |
0 |
T2 |
9044 |
21 |
0 |
0 |
T3 |
11027 |
10 |
0 |
0 |
T4 |
199377 |
94248 |
0 |
0 |
T30 |
22203 |
118 |
0 |
0 |
T31 |
11367 |
28 |
0 |
0 |
T32 |
17845 |
282 |
0 |
0 |
T33 |
11982 |
26 |
0 |
0 |
T34 |
8842 |
11 |
0 |
0 |
T39 |
967601 |
14 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
916690 |
0 |
0 |
T2 |
9044 |
8 |
0 |
0 |
T3 |
11027 |
0 |
0 |
0 |
T4 |
199377 |
0 |
0 |
0 |
T30 |
22203 |
12 |
0 |
0 |
T31 |
11367 |
16 |
0 |
0 |
T32 |
17845 |
8 |
0 |
0 |
T33 |
11982 |
9 |
0 |
0 |
T34 |
8842 |
0 |
0 |
0 |
T35 |
24258 |
72 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T38 |
0 |
686 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
T71 |
0 |
1616 |
0 |
0 |
T99 |
0 |
6 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
1629412 |
0 |
0 |
T2 |
9044 |
8 |
0 |
0 |
T3 |
11027 |
0 |
0 |
0 |
T4 |
199377 |
0 |
0 |
0 |
T30 |
22203 |
12 |
0 |
0 |
T31 |
11367 |
16 |
0 |
0 |
T32 |
17845 |
33 |
0 |
0 |
T33 |
11982 |
9 |
0 |
0 |
T34 |
8842 |
0 |
0 |
0 |
T35 |
24258 |
199 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T38 |
0 |
686 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
T71 |
0 |
7328 |
0 |
0 |
T99 |
0 |
6 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
18719917 |
0 |
0 |
T1 |
6366 |
10 |
0 |
0 |
T2 |
9044 |
13 |
0 |
0 |
T3 |
11027 |
10 |
0 |
0 |
T4 |
199377 |
94248 |
0 |
0 |
T30 |
22203 |
106 |
0 |
0 |
T31 |
11367 |
12 |
0 |
0 |
T32 |
17845 |
50 |
0 |
0 |
T33 |
11982 |
17 |
0 |
0 |
T34 |
8842 |
11 |
0 |
0 |
T39 |
967601 |
14 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
25624662 |
0 |
0 |
T1 |
6366 |
10 |
0 |
0 |
T2 |
9044 |
13 |
0 |
0 |
T3 |
11027 |
10 |
0 |
0 |
T4 |
199377 |
94248 |
0 |
0 |
T30 |
22203 |
106 |
0 |
0 |
T31 |
11367 |
12 |
0 |
0 |
T32 |
17845 |
249 |
0 |
0 |
T33 |
11982 |
17 |
0 |
0 |
T34 |
8842 |
11 |
0 |
0 |
T39 |
967601 |
14 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589181444 |
588908949 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T30,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T30,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T30,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T30,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T30,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T30,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
1589447 |
0 |
0 |
T2 |
9044 |
8 |
0 |
0 |
T3 |
11027 |
0 |
0 |
0 |
T4 |
199377 |
0 |
0 |
0 |
T30 |
22203 |
12 |
0 |
0 |
T31 |
11367 |
16 |
0 |
0 |
T32 |
17845 |
33 |
0 |
0 |
T33 |
11982 |
9 |
0 |
0 |
T34 |
8842 |
0 |
0 |
0 |
T35 |
24258 |
199 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T38 |
0 |
686 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
T71 |
0 |
7328 |
0 |
0 |
T99 |
0 |
6 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
1589447 |
0 |
0 |
T2 |
9044 |
8 |
0 |
0 |
T3 |
11027 |
0 |
0 |
0 |
T4 |
199377 |
0 |
0 |
0 |
T30 |
22203 |
12 |
0 |
0 |
T31 |
11367 |
16 |
0 |
0 |
T32 |
17845 |
33 |
0 |
0 |
T33 |
11982 |
9 |
0 |
0 |
T34 |
8842 |
0 |
0 |
0 |
T35 |
24258 |
199 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T38 |
0 |
686 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
T71 |
0 |
7328 |
0 |
0 |
T99 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T30,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T30,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T30,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T30,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T30,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
598290 |
0 |
0 |
T2 |
9044 |
8 |
0 |
0 |
T3 |
11027 |
0 |
0 |
0 |
T4 |
199377 |
0 |
0 |
0 |
T20 |
0 |
86 |
0 |
0 |
T30 |
22203 |
12 |
0 |
0 |
T31 |
11367 |
16 |
0 |
0 |
T32 |
17845 |
8 |
0 |
0 |
T33 |
11982 |
9 |
0 |
0 |
T34 |
8842 |
0 |
0 |
0 |
T35 |
24258 |
72 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T38 |
0 |
186 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
T99 |
0 |
6 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
598290 |
0 |
0 |
T2 |
9044 |
8 |
0 |
0 |
T3 |
11027 |
0 |
0 |
0 |
T4 |
199377 |
0 |
0 |
0 |
T20 |
0 |
86 |
0 |
0 |
T30 |
22203 |
12 |
0 |
0 |
T31 |
11367 |
16 |
0 |
0 |
T32 |
17845 |
8 |
0 |
0 |
T33 |
11982 |
9 |
0 |
0 |
T34 |
8842 |
0 |
0 |
0 |
T35 |
24258 |
72 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T38 |
0 |
186 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
T99 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T35,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T30,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T30,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T30,T31 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T30,T31 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T30,T31 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T32,T35,T20 |
1 | 0 | Covered | T2,T30,T31 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T30,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T30,T31 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T30,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T30,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
1058921 |
0 |
0 |
T2 |
9044 |
8 |
0 |
0 |
T3 |
11027 |
0 |
0 |
0 |
T4 |
199377 |
0 |
0 |
0 |
T20 |
0 |
272 |
0 |
0 |
T30 |
22203 |
12 |
0 |
0 |
T31 |
11367 |
16 |
0 |
0 |
T32 |
17845 |
33 |
0 |
0 |
T33 |
11982 |
9 |
0 |
0 |
T34 |
8842 |
0 |
0 |
0 |
T35 |
24258 |
199 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T38 |
0 |
186 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
T99 |
0 |
6 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
587256223 |
0 |
0 |
T1 |
6366 |
6289 |
0 |
0 |
T2 |
9044 |
8983 |
0 |
0 |
T3 |
11027 |
10969 |
0 |
0 |
T4 |
199377 |
199293 |
0 |
0 |
T30 |
22203 |
22128 |
0 |
0 |
T31 |
11367 |
11290 |
0 |
0 |
T32 |
17845 |
17750 |
0 |
0 |
T33 |
11982 |
11926 |
0 |
0 |
T34 |
8842 |
8770 |
0 |
0 |
T39 |
967601 |
967541 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
587490447 |
1058921 |
0 |
0 |
T2 |
9044 |
8 |
0 |
0 |
T3 |
11027 |
0 |
0 |
0 |
T4 |
199377 |
0 |
0 |
0 |
T20 |
0 |
272 |
0 |
0 |
T30 |
22203 |
12 |
0 |
0 |
T31 |
11367 |
16 |
0 |
0 |
T32 |
17845 |
33 |
0 |
0 |
T33 |
11982 |
9 |
0 |
0 |
T34 |
8842 |
0 |
0 |
0 |
T35 |
24258 |
199 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T38 |
0 |
186 |
0 |
0 |
T39 |
967601 |
0 |
0 |
0 |
T99 |
0 |
6 |
0 |
0 |