Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T4,T32 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T62,T63,T106 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T32 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T32 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T4,T32 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
144580845 |
0 |
0 |
T2 |
125361 |
119226 |
0 |
0 |
T3 |
24525 |
0 |
0 |
0 |
T4 |
109331 |
103247 |
0 |
0 |
T5 |
505283 |
498635 |
0 |
0 |
T18 |
0 |
596 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
0 |
0 |
0 |
T29 |
9922 |
0 |
0 |
0 |
T31 |
0 |
244337 |
0 |
0 |
T32 |
31648 |
7521 |
0 |
0 |
T33 |
43225 |
32450 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T95 |
0 |
569 |
0 |
0 |
T103 |
0 |
18904 |
0 |
0 |
T107 |
0 |
6180 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
144580845 |
0 |
0 |
T2 |
125361 |
119226 |
0 |
0 |
T3 |
24525 |
0 |
0 |
0 |
T4 |
109331 |
103247 |
0 |
0 |
T5 |
505283 |
498635 |
0 |
0 |
T18 |
0 |
596 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
0 |
0 |
0 |
T29 |
9922 |
0 |
0 |
0 |
T31 |
0 |
244337 |
0 |
0 |
T32 |
31648 |
7521 |
0 |
0 |
T33 |
43225 |
32450 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T95 |
0 |
569 |
0 |
0 |
T103 |
0 |
18904 |
0 |
0 |
T107 |
0 |
6180 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T61 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
289825115 |
0 |
0 |
T1 |
9478 |
306 |
0 |
0 |
T2 |
125361 |
119130 |
0 |
0 |
T3 |
24525 |
16942 |
0 |
0 |
T4 |
109331 |
103166 |
0 |
0 |
T5 |
505283 |
498619 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
9218 |
0 |
0 |
T29 |
0 |
310 |
0 |
0 |
T32 |
31648 |
1595 |
0 |
0 |
T33 |
43225 |
31817 |
0 |
0 |
T34 |
6742 |
1128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
289825115 |
0 |
0 |
T1 |
9478 |
306 |
0 |
0 |
T2 |
125361 |
119130 |
0 |
0 |
T3 |
24525 |
16942 |
0 |
0 |
T4 |
109331 |
103166 |
0 |
0 |
T5 |
505283 |
498619 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
9218 |
0 |
0 |
T29 |
0 |
310 |
0 |
0 |
T32 |
31648 |
1595 |
0 |
0 |
T33 |
43225 |
31817 |
0 |
0 |
T34 |
6742 |
1128 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T49,T50,T51 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
49718325 |
0 |
0 |
T1 |
9478 |
1130 |
0 |
0 |
T2 |
125361 |
2114 |
0 |
0 |
T3 |
24525 |
731 |
0 |
0 |
T4 |
109331 |
2089 |
0 |
0 |
T5 |
505283 |
311 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
7230 |
0 |
0 |
T29 |
0 |
1465 |
0 |
0 |
T30 |
0 |
1761 |
0 |
0 |
T31 |
0 |
109 |
0 |
0 |
T32 |
31648 |
0 |
0 |
0 |
T33 |
43225 |
0 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T108 |
0 |
91 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
49718325 |
0 |
0 |
T1 |
9478 |
1130 |
0 |
0 |
T2 |
125361 |
2114 |
0 |
0 |
T3 |
24525 |
731 |
0 |
0 |
T4 |
109331 |
2089 |
0 |
0 |
T5 |
505283 |
311 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
7230 |
0 |
0 |
T29 |
0 |
1465 |
0 |
0 |
T30 |
0 |
1761 |
0 |
0 |
T31 |
0 |
109 |
0 |
0 |
T32 |
31648 |
0 |
0 |
0 |
T33 |
43225 |
0 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T108 |
0 |
91 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
18720762 |
0 |
0 |
T1 |
9478 |
12 |
0 |
0 |
T2 |
125361 |
11313 |
0 |
0 |
T3 |
24525 |
129 |
0 |
0 |
T4 |
109331 |
9749 |
0 |
0 |
T5 |
505283 |
154110 |
0 |
0 |
T27 |
7672 |
9 |
0 |
0 |
T28 |
15926 |
47 |
0 |
0 |
T32 |
31648 |
42 |
0 |
0 |
T33 |
43225 |
54 |
0 |
0 |
T34 |
6742 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
26943122 |
0 |
0 |
T1 |
9478 |
12 |
0 |
0 |
T2 |
125361 |
50603 |
0 |
0 |
T3 |
24525 |
585 |
0 |
0 |
T4 |
109331 |
43745 |
0 |
0 |
T5 |
505283 |
154110 |
0 |
0 |
T27 |
7672 |
9 |
0 |
0 |
T28 |
15926 |
47 |
0 |
0 |
T32 |
31648 |
42 |
0 |
0 |
T33 |
43225 |
54 |
0 |
0 |
T34 |
6742 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
913873 |
0 |
0 |
T3 |
24525 |
96 |
0 |
0 |
T4 |
109331 |
0 |
0 |
0 |
T5 |
505283 |
0 |
0 |
0 |
T21 |
0 |
13 |
0 |
0 |
T22 |
0 |
28 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
0 |
0 |
0 |
T29 |
9922 |
0 |
0 |
0 |
T30 |
8749 |
0 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T32 |
31648 |
4 |
0 |
0 |
T33 |
43225 |
4 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T103 |
0 |
8 |
0 |
0 |
T104 |
0 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
1689419 |
0 |
0 |
T3 |
24525 |
415 |
0 |
0 |
T4 |
109331 |
0 |
0 |
0 |
T5 |
505283 |
0 |
0 |
0 |
T21 |
0 |
13 |
0 |
0 |
T22 |
0 |
134 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
0 |
0 |
0 |
T29 |
9922 |
0 |
0 |
0 |
T30 |
8749 |
0 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T32 |
31648 |
4 |
0 |
0 |
T33 |
43225 |
4 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T103 |
0 |
8 |
0 |
0 |
T104 |
0 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
17740131 |
0 |
0 |
T1 |
9478 |
12 |
0 |
0 |
T2 |
125361 |
11313 |
0 |
0 |
T3 |
24525 |
33 |
0 |
0 |
T4 |
109331 |
9749 |
0 |
0 |
T5 |
505283 |
154110 |
0 |
0 |
T27 |
7672 |
9 |
0 |
0 |
T28 |
15926 |
47 |
0 |
0 |
T32 |
31648 |
38 |
0 |
0 |
T33 |
43225 |
50 |
0 |
0 |
T34 |
6742 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
25253703 |
0 |
0 |
T1 |
9478 |
12 |
0 |
0 |
T2 |
125361 |
50603 |
0 |
0 |
T3 |
24525 |
170 |
0 |
0 |
T4 |
109331 |
43745 |
0 |
0 |
T5 |
505283 |
154110 |
0 |
0 |
T27 |
7672 |
9 |
0 |
0 |
T28 |
15926 |
47 |
0 |
0 |
T32 |
31648 |
38 |
0 |
0 |
T33 |
43225 |
50 |
0 |
0 |
T34 |
6742 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
585641844 |
585365037 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3234 |
3234 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T32,T33 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T32,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T32,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T33,T31 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T32,T33 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T32,T33 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T32,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T32,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
1652960 |
0 |
0 |
T3 |
24525 |
415 |
0 |
0 |
T4 |
109331 |
0 |
0 |
0 |
T5 |
505283 |
0 |
0 |
0 |
T21 |
0 |
13 |
0 |
0 |
T22 |
0 |
134 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
0 |
0 |
0 |
T29 |
9922 |
0 |
0 |
0 |
T30 |
8749 |
0 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T32 |
31648 |
4 |
0 |
0 |
T33 |
43225 |
4 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T103 |
0 |
8 |
0 |
0 |
T104 |
0 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
1652960 |
0 |
0 |
T3 |
24525 |
415 |
0 |
0 |
T4 |
109331 |
0 |
0 |
0 |
T5 |
505283 |
0 |
0 |
0 |
T21 |
0 |
13 |
0 |
0 |
T22 |
0 |
134 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
0 |
0 |
0 |
T29 |
9922 |
0 |
0 |
0 |
T30 |
8749 |
0 |
0 |
0 |
T31 |
0 |
15 |
0 |
0 |
T32 |
31648 |
4 |
0 |
0 |
T33 |
43225 |
4 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T103 |
0 |
8 |
0 |
0 |
T104 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T31,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T31,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T31,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T31,T21 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T31,T21 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T31,T21 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T31,T21 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
592004 |
0 |
0 |
T3 |
24525 |
96 |
0 |
0 |
T4 |
109331 |
0 |
0 |
0 |
T5 |
505283 |
0 |
0 |
0 |
T21 |
0 |
13 |
0 |
0 |
T22 |
0 |
28 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
0 |
0 |
0 |
T29 |
9922 |
0 |
0 |
0 |
T30 |
8749 |
0 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T32 |
31648 |
0 |
0 |
0 |
T33 |
43225 |
0 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T102 |
0 |
64 |
0 |
0 |
T104 |
0 |
11 |
0 |
0 |
T105 |
0 |
107 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
592004 |
0 |
0 |
T3 |
24525 |
96 |
0 |
0 |
T4 |
109331 |
0 |
0 |
0 |
T5 |
505283 |
0 |
0 |
0 |
T21 |
0 |
13 |
0 |
0 |
T22 |
0 |
28 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
0 |
0 |
0 |
T29 |
9922 |
0 |
0 |
0 |
T30 |
8749 |
0 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T32 |
31648 |
0 |
0 |
0 |
T33 |
43225 |
0 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T102 |
0 |
64 |
0 |
0 |
T104 |
0 |
11 |
0 |
0 |
T105 |
0 |
107 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T22,T102 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T31,T21 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T31,T21 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T31,T21 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T31,T21 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T31,T21 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T31,T21 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T22,T102 |
1 | 0 | Covered | T3,T31,T21 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T31,T21 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T31,T21 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T31,T21 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T31,T21 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
1112717 |
0 |
0 |
T3 |
24525 |
415 |
0 |
0 |
T4 |
109331 |
0 |
0 |
0 |
T5 |
505283 |
0 |
0 |
0 |
T21 |
0 |
13 |
0 |
0 |
T22 |
0 |
134 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
0 |
0 |
0 |
T29 |
9922 |
0 |
0 |
0 |
T30 |
8749 |
0 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T32 |
31648 |
0 |
0 |
0 |
T33 |
43225 |
0 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T102 |
0 |
285 |
0 |
0 |
T104 |
0 |
11 |
0 |
0 |
T105 |
0 |
107 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
583612856 |
0 |
0 |
T1 |
9478 |
9399 |
0 |
0 |
T2 |
125361 |
125287 |
0 |
0 |
T3 |
24525 |
24441 |
0 |
0 |
T4 |
109331 |
109244 |
0 |
0 |
T5 |
505283 |
505227 |
0 |
0 |
T27 |
7672 |
7602 |
0 |
0 |
T28 |
15926 |
15848 |
0 |
0 |
T32 |
31648 |
31585 |
0 |
0 |
T33 |
43225 |
43159 |
0 |
0 |
T34 |
6742 |
6663 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
583849356 |
1112717 |
0 |
0 |
T3 |
24525 |
415 |
0 |
0 |
T4 |
109331 |
0 |
0 |
0 |
T5 |
505283 |
0 |
0 |
0 |
T21 |
0 |
13 |
0 |
0 |
T22 |
0 |
134 |
0 |
0 |
T27 |
7672 |
0 |
0 |
0 |
T28 |
15926 |
0 |
0 |
0 |
T29 |
9922 |
0 |
0 |
0 |
T30 |
8749 |
0 |
0 |
0 |
T31 |
0 |
10 |
0 |
0 |
T32 |
31648 |
0 |
0 |
0 |
T33 |
43225 |
0 |
0 |
0 |
T34 |
6742 |
0 |
0 |
0 |
T40 |
0 |
7 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T46 |
0 |
11 |
0 |
0 |
T102 |
0 |
285 |
0 |
0 |
T104 |
0 |
11 |
0 |
0 |
T105 |
0 |
107 |
0 |
0 |