Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T3,T39 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T63,T65,T90 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T3,T39 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T39 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T3,T29,T31 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T39 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
137796884 |
0 |
0 |
T1 |
24416 |
10128 |
0 |
0 |
T2 |
13526 |
0 |
0 |
0 |
T3 |
7292 |
559 |
0 |
0 |
T5 |
0 |
144325 |
0 |
0 |
T29 |
12651 |
569 |
0 |
0 |
T30 |
8323 |
0 |
0 |
0 |
T31 |
30718 |
1699 |
0 |
0 |
T32 |
7687 |
0 |
0 |
0 |
T33 |
8996 |
0 |
0 |
0 |
T34 |
8896 |
0 |
0 |
0 |
T35 |
0 |
1709 |
0 |
0 |
T37 |
0 |
733741 |
0 |
0 |
T38 |
0 |
12486 |
0 |
0 |
T39 |
11088 |
3331 |
0 |
0 |
T89 |
0 |
1686 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
137796884 |
0 |
0 |
T1 |
24416 |
10128 |
0 |
0 |
T2 |
13526 |
0 |
0 |
0 |
T3 |
7292 |
559 |
0 |
0 |
T5 |
0 |
144325 |
0 |
0 |
T29 |
12651 |
569 |
0 |
0 |
T30 |
8323 |
0 |
0 |
0 |
T31 |
30718 |
1699 |
0 |
0 |
T32 |
7687 |
0 |
0 |
0 |
T33 |
8996 |
0 |
0 |
0 |
T34 |
8896 |
0 |
0 |
0 |
T35 |
0 |
1709 |
0 |
0 |
T37 |
0 |
733741 |
0 |
0 |
T38 |
0 |
12486 |
0 |
0 |
T39 |
11088 |
3331 |
0 |
0 |
T89 |
0 |
1686 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T39,T38,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T39 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T64,T91 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T2,T39 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T39 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T2,T29,T30 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T39 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
286127142 |
0 |
0 |
T1 |
24416 |
10752 |
0 |
0 |
T2 |
13526 |
2192 |
0 |
0 |
T3 |
7292 |
0 |
0 |
0 |
T29 |
12651 |
1213 |
0 |
0 |
T30 |
8323 |
809 |
0 |
0 |
T31 |
30718 |
4447 |
0 |
0 |
T32 |
7687 |
317 |
0 |
0 |
T33 |
8996 |
1810 |
0 |
0 |
T34 |
8896 |
2072 |
0 |
0 |
T39 |
11088 |
3734 |
0 |
0 |
T40 |
0 |
1202 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
286127142 |
0 |
0 |
T1 |
24416 |
10752 |
0 |
0 |
T2 |
13526 |
2192 |
0 |
0 |
T3 |
7292 |
0 |
0 |
0 |
T29 |
12651 |
1213 |
0 |
0 |
T30 |
8323 |
809 |
0 |
0 |
T31 |
30718 |
4447 |
0 |
0 |
T32 |
7687 |
317 |
0 |
0 |
T33 |
8996 |
1810 |
0 |
0 |
T34 |
8896 |
2072 |
0 |
0 |
T39 |
11088 |
3734 |
0 |
0 |
T40 |
0 |
1202 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 12 | 11 | 91.67 |
Logical | 12 | 11 | 91.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T38,T51,T52 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T2,T3,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T2,T3,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T29 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T29,T31,T33 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T29 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T29 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
46773360 |
0 |
0 |
T2 |
13526 |
3206 |
0 |
0 |
T3 |
7292 |
931 |
0 |
0 |
T29 |
12651 |
197 |
0 |
0 |
T30 |
8323 |
1908 |
0 |
0 |
T31 |
30718 |
591 |
0 |
0 |
T32 |
7687 |
1556 |
0 |
0 |
T33 |
8996 |
91 |
0 |
0 |
T34 |
8896 |
91 |
0 |
0 |
T35 |
0 |
611 |
0 |
0 |
T36 |
0 |
3286 |
0 |
0 |
T39 |
11088 |
0 |
0 |
0 |
T40 |
7174 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
46773360 |
0 |
0 |
T2 |
13526 |
3206 |
0 |
0 |
T3 |
7292 |
931 |
0 |
0 |
T29 |
12651 |
197 |
0 |
0 |
T30 |
8323 |
1908 |
0 |
0 |
T31 |
30718 |
591 |
0 |
0 |
T32 |
7687 |
1556 |
0 |
0 |
T33 |
8996 |
91 |
0 |
0 |
T34 |
8896 |
91 |
0 |
0 |
T35 |
0 |
611 |
0 |
0 |
T36 |
0 |
3286 |
0 |
0 |
T39 |
11088 |
0 |
0 |
0 |
T40 |
7174 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
20193202 |
0 |
0 |
T1 |
24416 |
31 |
0 |
0 |
T2 |
13526 |
12 |
0 |
0 |
T3 |
7292 |
9 |
0 |
0 |
T29 |
12651 |
41 |
0 |
0 |
T30 |
8323 |
12 |
0 |
0 |
T31 |
30718 |
130 |
0 |
0 |
T32 |
7687 |
12 |
0 |
0 |
T33 |
8996 |
24 |
0 |
0 |
T34 |
8896 |
26 |
0 |
0 |
T39 |
11088 |
481 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
28903714 |
0 |
0 |
T1 |
24416 |
141 |
0 |
0 |
T2 |
13526 |
12 |
0 |
0 |
T3 |
7292 |
36 |
0 |
0 |
T29 |
12651 |
41 |
0 |
0 |
T30 |
8323 |
12 |
0 |
0 |
T31 |
30718 |
130 |
0 |
0 |
T32 |
7687 |
63 |
0 |
0 |
T33 |
8996 |
24 |
0 |
0 |
T34 |
8896 |
26 |
0 |
0 |
T39 |
11088 |
481 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
942833 |
0 |
0 |
T1 |
24416 |
2 |
0 |
0 |
T2 |
13526 |
0 |
0 |
0 |
T3 |
7292 |
0 |
0 |
0 |
T4 |
0 |
2304 |
0 |
0 |
T29 |
12651 |
18 |
0 |
0 |
T30 |
8323 |
0 |
0 |
0 |
T31 |
30718 |
72 |
0 |
0 |
T32 |
7687 |
0 |
0 |
0 |
T33 |
8996 |
12 |
0 |
0 |
T34 |
8896 |
14 |
0 |
0 |
T35 |
0 |
63 |
0 |
0 |
T37 |
0 |
310 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T39 |
11088 |
0 |
0 |
0 |
T88 |
0 |
13 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
1574984 |
0 |
0 |
T1 |
24416 |
8 |
0 |
0 |
T2 |
13526 |
0 |
0 |
0 |
T3 |
7292 |
0 |
0 |
0 |
T4 |
0 |
2304 |
0 |
0 |
T29 |
12651 |
18 |
0 |
0 |
T30 |
8323 |
0 |
0 |
0 |
T31 |
30718 |
72 |
0 |
0 |
T32 |
7687 |
0 |
0 |
0 |
T33 |
8996 |
12 |
0 |
0 |
T34 |
8896 |
14 |
0 |
0 |
T35 |
0 |
241 |
0 |
0 |
T37 |
0 |
310 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T39 |
11088 |
0 |
0 |
0 |
T88 |
0 |
13 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
19185892 |
0 |
0 |
T1 |
24416 |
29 |
0 |
0 |
T2 |
13526 |
12 |
0 |
0 |
T3 |
7292 |
9 |
0 |
0 |
T29 |
12651 |
23 |
0 |
0 |
T30 |
8323 |
12 |
0 |
0 |
T31 |
30718 |
58 |
0 |
0 |
T32 |
7687 |
12 |
0 |
0 |
T33 |
8996 |
12 |
0 |
0 |
T34 |
8896 |
12 |
0 |
0 |
T39 |
11088 |
481 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
27328730 |
0 |
0 |
T1 |
24416 |
133 |
0 |
0 |
T2 |
13526 |
12 |
0 |
0 |
T3 |
7292 |
36 |
0 |
0 |
T29 |
12651 |
23 |
0 |
0 |
T30 |
8323 |
12 |
0 |
0 |
T31 |
30718 |
58 |
0 |
0 |
T32 |
7687 |
63 |
0 |
0 |
T33 |
8996 |
12 |
0 |
0 |
T34 |
8896 |
12 |
0 |
0 |
T39 |
11088 |
481 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
590803413 |
590476009 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
T33 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
T39 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 11 | 11 | 100.00 |
Logical | 11 | 11 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T29,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T29,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T29,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Covered | T1,T34,T35 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T29,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T29,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T29,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T29,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
1542527 |
0 |
0 |
T1 |
24416 |
8 |
0 |
0 |
T2 |
13526 |
0 |
0 |
0 |
T3 |
7292 |
0 |
0 |
0 |
T4 |
0 |
2304 |
0 |
0 |
T29 |
12651 |
18 |
0 |
0 |
T30 |
8323 |
0 |
0 |
0 |
T31 |
30718 |
72 |
0 |
0 |
T32 |
7687 |
0 |
0 |
0 |
T33 |
8996 |
12 |
0 |
0 |
T34 |
8896 |
14 |
0 |
0 |
T35 |
0 |
241 |
0 |
0 |
T37 |
0 |
310 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T39 |
11088 |
0 |
0 |
0 |
T88 |
0 |
13 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
1542527 |
0 |
0 |
T1 |
24416 |
8 |
0 |
0 |
T2 |
13526 |
0 |
0 |
0 |
T3 |
7292 |
0 |
0 |
0 |
T4 |
0 |
2304 |
0 |
0 |
T29 |
12651 |
18 |
0 |
0 |
T30 |
8323 |
0 |
0 |
0 |
T31 |
30718 |
72 |
0 |
0 |
T32 |
7687 |
0 |
0 |
0 |
T33 |
8996 |
12 |
0 |
0 |
T34 |
8896 |
14 |
0 |
0 |
T35 |
0 |
241 |
0 |
0 |
T37 |
0 |
310 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T39 |
11088 |
0 |
0 |
0 |
T88 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 10 | 10 | 100.00 |
Logical | 10 | 10 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T31,T33 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T29,T31,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T29,T31,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T29,T31,T33 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T29,T31,T33 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T29,T31,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T31,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
604614 |
0 |
0 |
T29 |
12651 |
9 |
0 |
0 |
T30 |
8323 |
0 |
0 |
0 |
T31 |
30718 |
34 |
0 |
0 |
T32 |
7687 |
0 |
0 |
0 |
T33 |
8996 |
12 |
0 |
0 |
T34 |
8896 |
14 |
0 |
0 |
T35 |
25442 |
41 |
0 |
0 |
T36 |
14236 |
0 |
0 |
0 |
T37 |
0 |
34 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T40 |
7174 |
0 |
0 |
0 |
T47 |
0 |
117 |
0 |
0 |
T72 |
9079 |
0 |
0 |
0 |
T88 |
0 |
13 |
0 |
0 |
T89 |
0 |
28 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
604614 |
0 |
0 |
T29 |
12651 |
9 |
0 |
0 |
T30 |
8323 |
0 |
0 |
0 |
T31 |
30718 |
34 |
0 |
0 |
T32 |
7687 |
0 |
0 |
0 |
T33 |
8996 |
12 |
0 |
0 |
T34 |
8896 |
14 |
0 |
0 |
T35 |
25442 |
41 |
0 |
0 |
T36 |
14236 |
0 |
0 |
0 |
T37 |
0 |
34 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T40 |
7174 |
0 |
0 |
0 |
T47 |
0 |
117 |
0 |
0 |
T72 |
9079 |
0 |
0 |
0 |
T88 |
0 |
13 |
0 |
0 |
T89 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 18 | 18 | 100.00 |
Logical | 18 | 18 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T35,T18,T20 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T29,T31,T33 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T29,T31,T33 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Covered | T34,T35,T38 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T29,T31,T33 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T29,T31,T33 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T29,T31,T33 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T35,T18,T20 |
1 | 0 | Covered | T29,T31,T33 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T29,T31,T33 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T31,T33 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T29,T31,T33 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T31,T33 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
959992 |
0 |
0 |
T29 |
12651 |
9 |
0 |
0 |
T30 |
8323 |
0 |
0 |
0 |
T31 |
30718 |
34 |
0 |
0 |
T32 |
7687 |
0 |
0 |
0 |
T33 |
8996 |
12 |
0 |
0 |
T34 |
8896 |
14 |
0 |
0 |
T35 |
25442 |
167 |
0 |
0 |
T36 |
14236 |
0 |
0 |
0 |
T37 |
0 |
34 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T40 |
7174 |
0 |
0 |
0 |
T47 |
0 |
117 |
0 |
0 |
T72 |
9079 |
0 |
0 |
0 |
T88 |
0 |
13 |
0 |
0 |
T89 |
0 |
28 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
588810827 |
0 |
0 |
T1 |
24416 |
24362 |
0 |
0 |
T2 |
13526 |
13428 |
0 |
0 |
T3 |
7292 |
7204 |
0 |
0 |
T29 |
12651 |
12574 |
0 |
0 |
T30 |
8323 |
8237 |
0 |
0 |
T31 |
30718 |
30618 |
0 |
0 |
T32 |
7687 |
7627 |
0 |
0 |
T33 |
8996 |
8906 |
0 |
0 |
T34 |
8896 |
8840 |
0 |
0 |
T39 |
11088 |
11009 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
589097529 |
959992 |
0 |
0 |
T29 |
12651 |
9 |
0 |
0 |
T30 |
8323 |
0 |
0 |
0 |
T31 |
30718 |
34 |
0 |
0 |
T32 |
7687 |
0 |
0 |
0 |
T33 |
8996 |
12 |
0 |
0 |
T34 |
8896 |
14 |
0 |
0 |
T35 |
25442 |
167 |
0 |
0 |
T36 |
14236 |
0 |
0 |
0 |
T37 |
0 |
34 |
0 |
0 |
T38 |
0 |
60 |
0 |
0 |
T40 |
7174 |
0 |
0 |
0 |
T47 |
0 |
117 |
0 |
0 |
T72 |
9079 |
0 |
0 |
0 |
T88 |
0 |
13 |
0 |
0 |
T89 |
0 |
28 |
0 |
0 |