Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T27,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T56,T57,T89 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T27,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T27,T29 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T27,T29 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T27,T29 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
130016036 |
0 |
0 |
T1 |
135399 |
128344 |
0 |
0 |
T2 |
27389 |
0 |
0 |
0 |
T3 |
11323 |
0 |
0 |
0 |
T4 |
0 |
133613 |
0 |
0 |
T5 |
0 |
81392 |
0 |
0 |
T16 |
0 |
136564 |
0 |
0 |
T26 |
615265 |
0 |
0 |
0 |
T27 |
223214 |
202880 |
0 |
0 |
T28 |
36183 |
0 |
0 |
0 |
T29 |
22688 |
1690 |
0 |
0 |
T30 |
9845 |
582 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T43 |
0 |
1723 |
0 |
0 |
T70 |
0 |
1700 |
0 |
0 |
T71 |
0 |
1684 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
130016036 |
0 |
0 |
T1 |
135399 |
128344 |
0 |
0 |
T2 |
27389 |
0 |
0 |
0 |
T3 |
11323 |
0 |
0 |
0 |
T4 |
0 |
133613 |
0 |
0 |
T5 |
0 |
81392 |
0 |
0 |
T16 |
0 |
136564 |
0 |
0 |
T26 |
615265 |
0 |
0 |
0 |
T27 |
223214 |
202880 |
0 |
0 |
T28 |
36183 |
0 |
0 |
0 |
T29 |
22688 |
1690 |
0 |
0 |
T30 |
9845 |
582 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T43 |
0 |
1723 |
0 |
0 |
T70 |
0 |
1700 |
0 |
0 |
T71 |
0 |
1684 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T55,T90 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
274546788 |
0 |
0 |
T1 |
135399 |
128328 |
0 |
0 |
T2 |
27389 |
9157 |
0 |
0 |
T3 |
11323 |
1978 |
0 |
0 |
T26 |
615265 |
861 |
0 |
0 |
T27 |
223214 |
206031 |
0 |
0 |
T28 |
36183 |
14700 |
0 |
0 |
T29 |
22688 |
3817 |
0 |
0 |
T30 |
9845 |
827 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T32 |
0 |
2797 |
0 |
0 |
T33 |
0 |
52148 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
274546788 |
0 |
0 |
T1 |
135399 |
128328 |
0 |
0 |
T2 |
27389 |
9157 |
0 |
0 |
T3 |
11323 |
1978 |
0 |
0 |
T26 |
615265 |
861 |
0 |
0 |
T27 |
223214 |
206031 |
0 |
0 |
T28 |
36183 |
14700 |
0 |
0 |
T29 |
22688 |
3817 |
0 |
0 |
T30 |
9845 |
827 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T32 |
0 |
2797 |
0 |
0 |
T33 |
0 |
52148 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 12 | 11 | 91.67 |
Logical | 12 | 11 | 91.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T47,T48,T49 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
41192852 |
0 |
0 |
T1 |
135399 |
337 |
0 |
0 |
T2 |
27389 |
209 |
0 |
0 |
T3 |
11323 |
92 |
0 |
0 |
T26 |
615265 |
108 |
0 |
0 |
T27 |
223214 |
114156 |
0 |
0 |
T28 |
36183 |
728 |
0 |
0 |
T29 |
22688 |
591 |
0 |
0 |
T30 |
9845 |
203 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T33 |
0 |
2300 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T87 |
0 |
3493 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
41192852 |
0 |
0 |
T1 |
135399 |
337 |
0 |
0 |
T2 |
27389 |
209 |
0 |
0 |
T3 |
11323 |
92 |
0 |
0 |
T26 |
615265 |
108 |
0 |
0 |
T27 |
223214 |
114156 |
0 |
0 |
T28 |
36183 |
728 |
0 |
0 |
T29 |
22688 |
591 |
0 |
0 |
T30 |
9845 |
203 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T33 |
0 |
2300 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T87 |
0 |
3493 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
20006932 |
0 |
0 |
T1 |
135399 |
63707 |
0 |
0 |
T2 |
27389 |
119 |
0 |
0 |
T3 |
11323 |
30 |
0 |
0 |
T26 |
615265 |
896 |
0 |
0 |
T27 |
223214 |
4786 |
0 |
0 |
T28 |
36183 |
227 |
0 |
0 |
T29 |
22688 |
115 |
0 |
0 |
T30 |
9845 |
34 |
0 |
0 |
T31 |
64585 |
6192 |
0 |
0 |
T34 |
7411 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
28836332 |
0 |
0 |
T1 |
135399 |
63707 |
0 |
0 |
T2 |
27389 |
429 |
0 |
0 |
T3 |
11323 |
161 |
0 |
0 |
T26 |
615265 |
896 |
0 |
0 |
T27 |
223214 |
14822 |
0 |
0 |
T28 |
36183 |
227 |
0 |
0 |
T29 |
22688 |
115 |
0 |
0 |
T30 |
9845 |
34 |
0 |
0 |
T31 |
64585 |
19150 |
0 |
0 |
T34 |
7411 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
935608 |
0 |
0 |
T2 |
27389 |
27 |
0 |
0 |
T3 |
11323 |
13 |
0 |
0 |
T26 |
615265 |
0 |
0 |
0 |
T27 |
223214 |
870 |
0 |
0 |
T28 |
36183 |
37 |
0 |
0 |
T29 |
22688 |
59 |
0 |
0 |
T30 |
9845 |
11 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T32 |
8733 |
0 |
0 |
0 |
T33 |
0 |
304 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T43 |
0 |
70 |
0 |
0 |
T70 |
0 |
70 |
0 |
0 |
T88 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
1868208 |
0 |
0 |
T2 |
27389 |
94 |
0 |
0 |
T3 |
11323 |
70 |
0 |
0 |
T26 |
615265 |
0 |
0 |
0 |
T27 |
223214 |
2734 |
0 |
0 |
T28 |
36183 |
37 |
0 |
0 |
T29 |
22688 |
59 |
0 |
0 |
T30 |
9845 |
11 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T32 |
8733 |
0 |
0 |
0 |
T33 |
0 |
1348 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T43 |
0 |
345 |
0 |
0 |
T70 |
0 |
296 |
0 |
0 |
T88 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
19015069 |
0 |
0 |
T1 |
135399 |
63707 |
0 |
0 |
T2 |
27389 |
92 |
0 |
0 |
T3 |
11323 |
17 |
0 |
0 |
T26 |
615265 |
896 |
0 |
0 |
T27 |
223214 |
3916 |
0 |
0 |
T28 |
36183 |
190 |
0 |
0 |
T29 |
22688 |
56 |
0 |
0 |
T30 |
9845 |
23 |
0 |
0 |
T31 |
64585 |
6192 |
0 |
0 |
T34 |
7411 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
26968124 |
0 |
0 |
T1 |
135399 |
63707 |
0 |
0 |
T2 |
27389 |
335 |
0 |
0 |
T3 |
11323 |
91 |
0 |
0 |
T26 |
615265 |
896 |
0 |
0 |
T27 |
223214 |
12088 |
0 |
0 |
T28 |
36183 |
190 |
0 |
0 |
T29 |
22688 |
56 |
0 |
0 |
T30 |
9845 |
23 |
0 |
0 |
T31 |
64585 |
19150 |
0 |
0 |
T34 |
7411 |
11 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579634470 |
579312214 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3739 |
3739 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T26 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T34 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 11 | 11 | 100.00 |
Logical | 11 | 11 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T2,T3,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T2,T3,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Covered | T2,T3,T27 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T2,T3,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
1825489 |
0 |
0 |
T2 |
27389 |
94 |
0 |
0 |
T3 |
11323 |
70 |
0 |
0 |
T26 |
615265 |
0 |
0 |
0 |
T27 |
223214 |
2734 |
0 |
0 |
T28 |
36183 |
37 |
0 |
0 |
T29 |
22688 |
59 |
0 |
0 |
T30 |
9845 |
11 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T32 |
8733 |
0 |
0 |
0 |
T33 |
0 |
1348 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T43 |
0 |
345 |
0 |
0 |
T70 |
0 |
296 |
0 |
0 |
T88 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
1825489 |
0 |
0 |
T2 |
27389 |
94 |
0 |
0 |
T3 |
11323 |
70 |
0 |
0 |
T26 |
615265 |
0 |
0 |
0 |
T27 |
223214 |
2734 |
0 |
0 |
T28 |
36183 |
37 |
0 |
0 |
T29 |
22688 |
59 |
0 |
0 |
T30 |
9845 |
11 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T32 |
8733 |
0 |
0 |
0 |
T33 |
0 |
1348 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T43 |
0 |
345 |
0 |
0 |
T70 |
0 |
296 |
0 |
0 |
T88 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 10 | 10 | 100.00 |
Logical | 10 | 10 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T2,T3,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T2,T3,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T2,T3,T27 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
598419 |
0 |
0 |
T2 |
27389 |
27 |
0 |
0 |
T3 |
11323 |
13 |
0 |
0 |
T26 |
615265 |
0 |
0 |
0 |
T27 |
223214 |
128 |
0 |
0 |
T28 |
36183 |
37 |
0 |
0 |
T29 |
22688 |
30 |
0 |
0 |
T30 |
9845 |
6 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T32 |
8733 |
0 |
0 |
0 |
T33 |
0 |
304 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T43 |
0 |
34 |
0 |
0 |
T70 |
0 |
30 |
0 |
0 |
T88 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
598419 |
0 |
0 |
T2 |
27389 |
27 |
0 |
0 |
T3 |
11323 |
13 |
0 |
0 |
T26 |
615265 |
0 |
0 |
0 |
T27 |
223214 |
128 |
0 |
0 |
T28 |
36183 |
37 |
0 |
0 |
T29 |
22688 |
30 |
0 |
0 |
T30 |
9845 |
6 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T32 |
8733 |
0 |
0 |
0 |
T33 |
0 |
304 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T43 |
0 |
34 |
0 |
0 |
T70 |
0 |
30 |
0 |
0 |
T88 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 18 | 18 | 100.00 |
Logical | 18 | 18 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T27 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T2,T3,T27 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T2,T3,T27 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Covered | T2,T3,T27 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T2,T3,T27 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T27 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T27 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T27 |
1 | 0 | Covered | T2,T3,T27 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T27 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T27 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T27 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T27 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
1278406 |
0 |
0 |
T2 |
27389 |
94 |
0 |
0 |
T3 |
11323 |
70 |
0 |
0 |
T26 |
615265 |
0 |
0 |
0 |
T27 |
223214 |
414 |
0 |
0 |
T28 |
36183 |
37 |
0 |
0 |
T29 |
22688 |
30 |
0 |
0 |
T30 |
9845 |
6 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T32 |
8733 |
0 |
0 |
0 |
T33 |
0 |
1348 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T43 |
0 |
173 |
0 |
0 |
T70 |
0 |
110 |
0 |
0 |
T88 |
0 |
16 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
577670942 |
0 |
0 |
T1 |
135399 |
135303 |
0 |
0 |
T2 |
27389 |
27301 |
0 |
0 |
T3 |
11323 |
11267 |
0 |
0 |
T26 |
615265 |
615183 |
0 |
0 |
T27 |
223214 |
223209 |
0 |
0 |
T28 |
36183 |
36118 |
0 |
0 |
T29 |
22688 |
22615 |
0 |
0 |
T30 |
9845 |
9776 |
0 |
0 |
T31 |
64585 |
64529 |
0 |
0 |
T34 |
7411 |
7339 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
577955159 |
1278406 |
0 |
0 |
T2 |
27389 |
94 |
0 |
0 |
T3 |
11323 |
70 |
0 |
0 |
T26 |
615265 |
0 |
0 |
0 |
T27 |
223214 |
414 |
0 |
0 |
T28 |
36183 |
37 |
0 |
0 |
T29 |
22688 |
30 |
0 |
0 |
T30 |
9845 |
6 |
0 |
0 |
T31 |
64585 |
0 |
0 |
0 |
T32 |
8733 |
0 |
0 |
0 |
T33 |
0 |
1348 |
0 |
0 |
T34 |
7411 |
0 |
0 |
0 |
T43 |
0 |
173 |
0 |
0 |
T70 |
0 |
110 |
0 |
0 |
T88 |
0 |
16 |
0 |
0 |