dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.19 100.00 96.77 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.15 97.53 93.65 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.19 100.00 96.77 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.15 97.53 93.65 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.22 100.00 96.88 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.15 97.53 93.65 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 98.59 88.57 96.00 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 98.59 88.57 96.00 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 98.59 88.57 96.00 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions111090.91
Logical111090.91
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT1,T27,T29

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101CoveredT56,T57,T89
110Excluded VC_COV_UNR
111CoveredT1,T27,T29

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Not Covered
101CoveredT1,T27,T29
110Excluded VC_COV_UNR
111CoveredT1,T27,T29

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T27,T29
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577955159 130016036 0 0
DepthKnown_A 577955159 577670942 0 0
RvalidKnown_A 577955159 577670942 0 0
WreadyKnown_A 577955159 577670942 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577955159 130016036 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 130016036 0 0
T1 135399 128344 0 0
T2 27389 0 0 0
T3 11323 0 0 0
T4 0 133613 0 0
T5 0 81392 0 0
T16 0 136564 0 0
T26 615265 0 0 0
T27 223214 202880 0 0
T28 36183 0 0 0
T29 22688 1690 0 0
T30 9845 582 0 0
T31 64585 0 0 0
T34 7411 0 0 0
T43 0 1723 0 0
T70 0 1700 0 0
T71 0 1684 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 130016036 0 0
T1 135399 128344 0 0
T2 27389 0 0 0
T3 11323 0 0 0
T4 0 133613 0 0
T5 0 81392 0 0
T16 0 136564 0 0
T26 615265 0 0 0
T27 223214 202880 0 0
T28 36183 0 0 0
T29 22688 1690 0 0
T30 9845 582 0 0
T31 64585 0 0 0
T34 7411 0 0 0
T43 0 1723 0 0
T70 0 1700 0 0
T71 0 1684 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions111090.91
Logical111090.91
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101CoveredT55,T90
110Excluded VC_COV_UNR
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Not Covered
101CoveredT1,T2,T3
110Excluded VC_COV_UNR
111CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577955159 274546788 0 0
DepthKnown_A 577955159 577670942 0 0
RvalidKnown_A 577955159 577670942 0 0
WreadyKnown_A 577955159 577670942 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577955159 274546788 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 274546788 0 0
T1 135399 128328 0 0
T2 27389 9157 0 0
T3 11323 1978 0 0
T26 615265 861 0 0
T27 223214 206031 0 0
T28 36183 14700 0 0
T29 22688 3817 0 0
T30 9845 827 0 0
T31 64585 0 0 0
T32 0 2797 0 0
T33 0 52148 0 0
T34 7411 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 274546788 0 0
T1 135399 128328 0 0
T2 27389 9157 0 0
T3 11323 1978 0 0
T26 615265 861 0 0
T27 223214 206031 0 0
T28 36183 14700 0 0
T29 22688 3817 0 0
T30 9845 827 0 0
T31 64585 0 0 0
T32 0 2797 0 0
T33 0 52148 0 0
T34 7411 0 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT47,T48,T49
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Not Covered
101CoveredT1,T2,T3
110Excluded VC_COV_UNR
111CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577955159 41192852 0 0
DepthKnown_A 577955159 577670942 0 0
RvalidKnown_A 577955159 577670942 0 0
WreadyKnown_A 577955159 577670942 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577955159 41192852 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 41192852 0 0
T1 135399 337 0 0
T2 27389 209 0 0
T3 11323 92 0 0
T26 615265 108 0 0
T27 223214 114156 0 0
T28 36183 728 0 0
T29 22688 591 0 0
T30 9845 203 0 0
T31 64585 0 0 0
T33 0 2300 0 0
T34 7411 0 0 0
T87 0 3493 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 41192852 0 0
T1 135399 337 0 0
T2 27389 209 0 0
T3 11323 92 0 0
T26 615265 108 0 0
T27 223214 114156 0 0
T28 36183 728 0 0
T29 22688 591 0 0
T30 9845 203 0 0
T31 64585 0 0 0
T33 0 2300 0 0
T34 7411 0 0 0
T87 0 3493 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579634470 20006932 0 0
DepthKnown_A 579634470 579312214 0 0
RvalidKnown_A 579634470 579312214 0 0
WreadyKnown_A 579634470 579312214 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 20006932 0 0
T1 135399 63707 0 0
T2 27389 119 0 0
T3 11323 30 0 0
T26 615265 896 0 0
T27 223214 4786 0 0
T28 36183 227 0 0
T29 22688 115 0 0
T30 9845 34 0 0
T31 64585 6192 0 0
T34 7411 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T34 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579634470 28836332 0 0
DepthKnown_A 579634470 579312214 0 0
RvalidKnown_A 579634470 579312214 0 0
WreadyKnown_A 579634470 579312214 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 28836332 0 0
T1 135399 63707 0 0
T2 27389 429 0 0
T3 11323 161 0 0
T26 615265 896 0 0
T27 223214 14822 0 0
T28 36183 227 0 0
T29 22688 115 0 0
T30 9845 34 0 0
T31 64585 19150 0 0
T34 7411 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T34 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579634470 935608 0 0
DepthKnown_A 579634470 579312214 0 0
RvalidKnown_A 579634470 579312214 0 0
WreadyKnown_A 579634470 579312214 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 935608 0 0
T2 27389 27 0 0
T3 11323 13 0 0
T26 615265 0 0 0
T27 223214 870 0 0
T28 36183 37 0 0
T29 22688 59 0 0
T30 9845 11 0 0
T31 64585 0 0 0
T32 8733 0 0 0
T33 0 304 0 0
T34 7411 0 0 0
T43 0 70 0 0
T70 0 70 0 0
T88 0 16 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T34 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579634470 1868208 0 0
DepthKnown_A 579634470 579312214 0 0
RvalidKnown_A 579634470 579312214 0 0
WreadyKnown_A 579634470 579312214 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 1868208 0 0
T2 27389 94 0 0
T3 11323 70 0 0
T26 615265 0 0 0
T27 223214 2734 0 0
T28 36183 37 0 0
T29 22688 59 0 0
T30 9845 11 0 0
T31 64585 0 0 0
T32 8733 0 0 0
T33 0 1348 0 0
T34 7411 0 0 0
T43 0 345 0 0
T70 0 296 0 0
T88 0 16 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T34 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579634470 19015069 0 0
DepthKnown_A 579634470 579312214 0 0
RvalidKnown_A 579634470 579312214 0 0
WreadyKnown_A 579634470 579312214 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 19015069 0 0
T1 135399 63707 0 0
T2 27389 92 0 0
T3 11323 17 0 0
T26 615265 896 0 0
T27 223214 3916 0 0
T28 36183 190 0 0
T29 22688 56 0 0
T30 9845 23 0 0
T31 64585 6192 0 0
T34 7411 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T34 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579634470 26968124 0 0
DepthKnown_A 579634470 579312214 0 0
RvalidKnown_A 579634470 579312214 0 0
WreadyKnown_A 579634470 579312214 0 0
gen_passthru_fifo.paramCheckPass 3739 3739 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 26968124 0 0
T1 135399 63707 0 0
T2 27389 335 0 0
T3 11323 91 0 0
T26 615265 896 0 0
T27 223214 12088 0 0
T28 36183 190 0 0
T29 22688 56 0 0
T30 9845 23 0 0
T31 64585 19150 0 0
T34 7411 11 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579634470 579312214 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3739 3739 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T26 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T34 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions1111100.00
Logical1111100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T27
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT2,T3,T27

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT2,T3,T27

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101CoveredT2,T3,T27
110Excluded VC_COV_UNR
111CoveredT2,T3,T27

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T27
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T27


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T27
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577955159 1825489 0 0
DepthKnown_A 577955159 577670942 0 0
RvalidKnown_A 577955159 577670942 0 0
WreadyKnown_A 577955159 577670942 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577955159 1825489 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 1825489 0 0
T2 27389 94 0 0
T3 11323 70 0 0
T26 615265 0 0 0
T27 223214 2734 0 0
T28 36183 37 0 0
T29 22688 59 0 0
T30 9845 11 0 0
T31 64585 0 0 0
T32 8733 0 0 0
T33 0 1348 0 0
T34 7411 0 0 0
T43 0 345 0 0
T70 0 296 0 0
T88 0 16 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 1825489 0 0
T2 27389 94 0 0
T3 11323 70 0 0
T26 615265 0 0 0
T27 223214 2734 0 0
T28 36183 37 0 0
T29 22688 59 0 0
T30 9845 11 0 0
T31 64585 0 0 0
T32 8733 0 0 0
T33 0 1348 0 0
T34 7411 0 0 0
T43 0 345 0 0
T70 0 296 0 0
T88 0 16 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions1010100.00
Logical1010100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T27
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT2,T3,T27

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT2,T3,T27

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT2,T3,T27

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T27
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T27


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T27
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577955159 598419 0 0
DepthKnown_A 577955159 577670942 0 0
RvalidKnown_A 577955159 577670942 0 0
WreadyKnown_A 577955159 577670942 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577955159 598419 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 598419 0 0
T2 27389 27 0 0
T3 11323 13 0 0
T26 615265 0 0 0
T27 223214 128 0 0
T28 36183 37 0 0
T29 22688 30 0 0
T30 9845 6 0 0
T31 64585 0 0 0
T32 8733 0 0 0
T33 0 304 0 0
T34 7411 0 0 0
T43 0 34 0 0
T70 0 30 0 0
T88 0 16 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 598419 0 0
T2 27389 27 0 0
T3 11323 13 0 0
T26 615265 0 0 0
T27 223214 128 0 0
T28 36183 37 0 0
T29 22688 30 0 0
T30 9845 6 0 0
T31 64585 0 0 0
T32 8733 0 0 0
T33 0 304 0 0
T34 7411 0 0 0
T43 0 34 0 0
T70 0 30 0 0
T88 0 16 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions1818100.00
Logical1818100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT2,T3,T27
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT2,T3,T27

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT2,T3,T27

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101CoveredT2,T3,T27
110Excluded VC_COV_UNR
111CoveredT2,T3,T27

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T3,T27

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTestsExclude Annotation
01Excluded VC_COV_UNR
10CoveredT1,T2,T3
11CoveredT2,T3,T27

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT2,T3,T27
10CoveredT2,T3,T27
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT2,T3,T27
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T2,T3,T27
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T2,T3,T27


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T2,T3,T27
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 577955159 1278406 0 0
DepthKnown_A 577955159 577670942 0 0
RvalidKnown_A 577955159 577670942 0 0
WreadyKnown_A 577955159 577670942 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 577955159 1278406 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 1278406 0 0
T2 27389 94 0 0
T3 11323 70 0 0
T26 615265 0 0 0
T27 223214 414 0 0
T28 36183 37 0 0
T29 22688 30 0 0
T30 9845 6 0 0
T31 64585 0 0 0
T32 8733 0 0 0
T33 0 1348 0 0
T34 7411 0 0 0
T43 0 173 0 0
T70 0 110 0 0
T88 0 16 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 577670942 0 0
T1 135399 135303 0 0
T2 27389 27301 0 0
T3 11323 11267 0 0
T26 615265 615183 0 0
T27 223214 223209 0 0
T28 36183 36118 0 0
T29 22688 22615 0 0
T30 9845 9776 0 0
T31 64585 64529 0 0
T34 7411 7339 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 577955159 1278406 0 0
T2 27389 94 0 0
T3 11323 70 0 0
T26 615265 0 0 0
T27 223214 414 0 0
T28 36183 37 0 0
T29 22688 30 0 0
T30 9845 6 0 0
T31 64585 0 0 0
T32 8733 0 0 0
T33 0 1348 0 0
T34 7411 0 0 0
T43 0 173 0 0
T70 0 110 0 0
T88 0 16 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%