Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
608019943 |
2312 |
0 |
0 |
| T3 |
709511 |
4 |
0 |
0 |
| T6 |
0 |
4 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
12423 |
0 |
0 |
0 |
| T16 |
9087 |
0 |
0 |
0 |
| T17 |
642385 |
0 |
0 |
0 |
| T18 |
30282 |
0 |
0 |
0 |
| T19 |
9979 |
0 |
0 |
0 |
| T20 |
32798 |
0 |
0 |
0 |
| T21 |
8297 |
0 |
0 |
0 |
| T22 |
12830 |
0 |
0 |
0 |
| T23 |
6888 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1194266513 |
2333 |
0 |
0 |
| T3 |
709511 |
4 |
0 |
0 |
| T6 |
0 |
4 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T9 |
0 |
4 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T13 |
0 |
4 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
12423 |
0 |
0 |
0 |
| T16 |
9087 |
0 |
0 |
0 |
| T17 |
642385 |
0 |
0 |
0 |
| T18 |
30282 |
0 |
0 |
0 |
| T19 |
9979 |
0 |
0 |
0 |
| T20 |
32798 |
0 |
0 |
0 |
| T21 |
8297 |
0 |
0 |
0 |
| T22 |
12830 |
0 |
0 |
0 |
| T23 |
6888 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 6 | 85.71 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
0 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 5 | 2 | 40.00 |
| Logical | 5 | 2 | 40.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests | Exclude Annotation |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Excluded | |
VC_COV_UNR |
| 1 | 1 | Unreachable | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_events_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
7257791 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
593504361 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
7257791 |
1150 |
0 |
0 |
| T3 |
4523 |
2 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
246 |
0 |
0 |
0 |
| T16 |
53 |
0 |
0 |
0 |
| T17 |
3751 |
0 |
0 |
0 |
| T18 |
500 |
0 |
0 |
0 |
| T19 |
65 |
0 |
0 |
0 |
| T20 |
460 |
0 |
0 |
0 |
| T21 |
122 |
0 |
0 |
0 |
| T22 |
83 |
0 |
0 |
0 |
| T23 |
138 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
593504361 |
1171 |
0 |
0 |
| T3 |
704988 |
2 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
12177 |
0 |
0 |
0 |
| T16 |
9034 |
0 |
0 |
0 |
| T17 |
638634 |
0 |
0 |
0 |
| T18 |
29782 |
0 |
0 |
0 |
| T19 |
9914 |
0 |
0 |
0 |
| T20 |
32338 |
0 |
0 |
0 |
| T21 |
8175 |
0 |
0 |
0 |
| T22 |
12747 |
0 |
0 |
0 |
| T23 |
6750 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T6,T7 |
| 1 | 0 | Covered | T3,T6,T7 |
| 1 | 1 | Covered | T3,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_reg.u_wake_control_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
593504361 |
1162 |
0 |
0 |
| T3 |
704988 |
2 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
12177 |
0 |
0 |
0 |
| T16 |
9034 |
0 |
0 |
0 |
| T17 |
638634 |
0 |
0 |
0 |
| T18 |
29782 |
0 |
0 |
0 |
| T19 |
9914 |
0 |
0 |
0 |
| T20 |
32338 |
0 |
0 |
0 |
| T21 |
8175 |
0 |
0 |
0 |
| T22 |
12747 |
0 |
0 |
0 |
| T23 |
6750 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
7257791 |
1162 |
0 |
0 |
| T3 |
4523 |
2 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
2 |
0 |
0 |
| T15 |
246 |
0 |
0 |
0 |
| T16 |
53 |
0 |
0 |
0 |
| T17 |
3751 |
0 |
0 |
0 |
| T18 |
500 |
0 |
0 |
0 |
| T19 |
65 |
0 |
0 |
0 |
| T20 |
460 |
0 |
0 |
0 |
| T21 |
122 |
0 |
0 |
0 |
| T22 |
83 |
0 |
0 |
0 |
| T23 |
138 |
0 |
0 |
0 |