dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avsetupfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.19 100.00 96.77 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.15 97.53 93.65 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_avoutfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.73 100.00 90.91 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.19 100.00 96.77 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.15 97.53 93.65 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.92 100.00 91.67 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.22 100.00 96.88 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.15 97.53 93.65 94.55 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 98.59 88.57 96.00 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 98.59 88.57 96.00 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 98.59 88.57 96.00 100.00 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.usbdev_avsetupfifo
tb.dut.usbdev_avoutfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalCoveredPercent
Conditions111090.91
Logical111090.91
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T32,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT3,T31,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101CoveredT56,T57,T88
110Excluded VC_COV_UNR
111CoveredT3,T31,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Not Covered
101CoveredT3,T31,T4
110Excluded VC_COV_UNR
111CoveredT4,T18,T5

Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T3,T31,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579551765 130366211 0 0
DepthKnown_A 579551765 579266161 0 0
RvalidKnown_A 579551765 579266161 0 0
WreadyKnown_A 579551765 579266161 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 579551765 130366211 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 130366211 0 0
T3 33356 17340 0 0
T4 124760 117673 0 0
T5 0 110434 0 0
T6 0 75942 0 0
T7 720363 0 0 0
T17 8222 0 0 0
T18 0 559 0 0
T19 0 1949 0 0
T27 548958 0 0 0
T28 144634 0 0 0
T29 17819 0 0 0
T30 27050 0 0 0
T31 15434 8332 0 0
T32 12075 1655 0 0
T39 0 563 0 0
T40 0 1709 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 130366211 0 0
T3 33356 17340 0 0
T4 124760 117673 0 0
T5 0 110434 0 0
T6 0 75942 0 0
T7 720363 0 0 0
T17 8222 0 0 0
T18 0 559 0 0
T19 0 1949 0 0
T27 548958 0 0 0
T28 144634 0 0 0
T29 17819 0 0 0
T30 27050 0 0 0
T31 15434 8332 0 0
T32 12075 1655 0 0
T39 0 563 0 0
T40 0 1709 0 0

Line Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
140 1 1


Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalCoveredPercent
Conditions111090.91
Logical111090.91
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T32,T5
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101CoveredT55
110Excluded VC_COV_UNR
111CoveredT1,T2,T3

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Not Covered
101CoveredT1,T2,T3
110Excluded VC_COV_UNR
111CoveredT1,T27,T28

Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
Line No.TotalCoveredPercent
Branches 5 5 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579551765 282653088 0 0
DepthKnown_A 579551765 579266161 0 0
RvalidKnown_A 579551765 579266161 0 0
WreadyKnown_A 579551765 579266161 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 579551765 282653088 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 282653088 0 0
T1 55430 46899 0 0
T2 10663 2120 0 0
T3 33356 22189 0 0
T4 124760 117623 0 0
T27 548958 360023 0 0
T28 144634 1456 0 0
T29 17819 1765 0 0
T30 27050 19727 0 0
T31 15434 8940 0 0
T32 12075 1756 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 282653088 0 0
T1 55430 46899 0 0
T2 10663 2120 0 0
T3 33356 22189 0 0
T4 124760 117623 0 0
T27 548958 360023 0 0
T28 144634 1456 0 0
T29 17819 1765 0 0
T30 27050 19727 0 0
T31 15434 8940 0 0
T32 12075 1756 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions121191.67
Logical121191.67
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT44,T45,T46
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT1,T27,T28

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT1,T27,T28

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Not Covered
101CoveredT1,T27,T28
110Excluded VC_COV_UNR
111CoveredT1,T27,T28

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T27,T28
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T27,T28


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T27,T28
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579551765 43468860 0 0
DepthKnown_A 579551765 579266161 0 0
RvalidKnown_A 579551765 579266161 0 0
WreadyKnown_A 579551765 579266161 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 579551765 43468860 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 43468860 0 0
T1 55430 1816 0 0
T2 10663 0 0 0
T3 33356 0 0 0
T4 124760 1326 0 0
T18 0 197 0 0
T20 0 116 0 0
T21 0 108 0 0
T22 0 2296 0 0
T27 548958 23139 0 0
T28 144634 116 0 0
T29 17819 100 0 0
T30 27050 776 0 0
T31 15434 0 0 0
T32 12075 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 43468860 0 0
T1 55430 1816 0 0
T2 10663 0 0 0
T3 33356 0 0 0
T4 124760 1326 0 0
T18 0 197 0 0
T20 0 116 0 0
T21 0 108 0 0
T22 0 2296 0 0
T27 548958 23139 0 0
T28 144634 116 0 0
T29 17819 100 0 0
T30 27050 776 0 0
T31 15434 0 0 0
T32 12075 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 581267081 19217196 0 0
DepthKnown_A 581267081 580944465 0 0
RvalidKnown_A 581267081 580944465 0 0
WreadyKnown_A 581267081 580944465 0 0
gen_passthru_fifo.paramCheckPass 3740 3740 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 19217196 0 0
T1 55430 349 0 0
T2 10663 11 0 0
T3 33356 61 0 0
T4 124760 16716 0 0
T27 548958 7295 0 0
T28 144634 7119 0 0
T29 17819 52 0 0
T30 27050 149 0 0
T31 15434 50 0 0
T32 12075 456 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3740 3740 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 581267081 27244236 0 0
DepthKnown_A 581267081 580944465 0 0
RvalidKnown_A 581267081 580944465 0 0
WreadyKnown_A 581267081 580944465 0 0
gen_passthru_fifo.paramCheckPass 3740 3740 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 27244236 0 0
T1 55430 349 0 0
T2 10663 11 0 0
T3 33356 61 0 0
T4 124760 16716 0 0
T27 548958 6258 0 0
T28 144634 30680 0 0
T29 17819 206 0 0
T30 27050 149 0 0
T31 15434 50 0 0
T32 12075 456 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3740 3740 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 581267081 952423 0 0
DepthKnown_A 581267081 580944465 0 0
RvalidKnown_A 581267081 580944465 0 0
WreadyKnown_A 581267081 580944465 0 0
gen_passthru_fifo.paramCheckPass 3740 3740 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 952423 0 0
T1 55430 272 0 0
T2 10663 0 0 0
T3 33356 6 0 0
T4 124760 0 0 0
T18 0 22 0 0
T27 548958 5262 0 0
T28 144634 0 0 0
T29 17819 2 0 0
T30 27050 112 0 0
T31 15434 8 0 0
T32 12075 0 0 0
T39 0 16 0 0
T40 0 57 0 0
T54 0 56 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3740 3740 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 581267081 1713336 0 0
DepthKnown_A 581267081 580944465 0 0
RvalidKnown_A 581267081 580944465 0 0
WreadyKnown_A 581267081 580944465 0 0
gen_passthru_fifo.paramCheckPass 3740 3740 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 1713336 0 0
T1 55430 272 0 0
T2 10663 0 0 0
T3 33356 6 0 0
T4 124760 0 0 0
T18 0 22 0 0
T27 548958 5262 0 0
T28 144634 0 0 0
T29 17819 9 0 0
T30 27050 112 0 0
T31 15434 8 0 0
T32 12075 0 0 0
T39 0 16 0 0
T40 0 57 0 0
T54 0 56 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3740 3740 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 581267081 18207606 0 0
DepthKnown_A 581267081 580944465 0 0
RvalidKnown_A 581267081 580944465 0 0
WreadyKnown_A 581267081 580944465 0 0
gen_passthru_fifo.paramCheckPass 3740 3740 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 18207606 0 0
T1 55430 77 0 0
T2 10663 11 0 0
T3 33356 55 0 0
T4 124760 16716 0 0
T27 548958 996 0 0
T28 144634 7119 0 0
T29 17819 50 0 0
T30 27050 37 0 0
T31 15434 42 0 0
T32 12075 456 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3740 3740 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 581267081 25530900 0 0
DepthKnown_A 581267081 580944465 0 0
RvalidKnown_A 581267081 580944465 0 0
WreadyKnown_A 581267081 580944465 0 0
gen_passthru_fifo.paramCheckPass 3740 3740 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 25530900 0 0
T1 55430 77 0 0
T2 10663 11 0 0
T3 33356 55 0 0
T4 124760 16716 0 0
T27 548958 996 0 0
T28 144634 30680 0 0
T29 17819 197 0 0
T30 27050 37 0 0
T31 15434 42 0 0
T32 12075 456 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 581267081 580944465 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 3740 3740 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T27 1 1 0 0
T28 1 1 0 0
T29 1 1 0 0
T30 1 1 0 0
T31 1 1 0 0
T32 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions1111100.00
Logical1111100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T31
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT1,T3,T31

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT1,T3,T31

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101CoveredT27,T29,T54
110Excluded VC_COV_UNR
111CoveredT1,T3,T31

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T3,T31
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T3,T31


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T31
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579551765 1660453 0 0
DepthKnown_A 579551765 579266161 0 0
RvalidKnown_A 579551765 579266161 0 0
WreadyKnown_A 579551765 579266161 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 579551765 1660453 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 1660453 0 0
T1 55430 272 0 0
T2 10663 0 0 0
T3 33356 6 0 0
T4 124760 0 0 0
T18 0 22 0 0
T27 548958 5262 0 0
T28 144634 0 0 0
T29 17819 9 0 0
T30 27050 112 0 0
T31 15434 8 0 0
T32 12075 0 0 0
T39 0 16 0 0
T40 0 57 0 0
T54 0 56 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 1660453 0 0
T1 55430 272 0 0
T2 10663 0 0 0
T3 33356 6 0 0
T4 124760 0 0 0
T18 0 22 0 0
T27 548958 5262 0 0
T28 144634 0 0 0
T29 17819 9 0 0
T30 27050 112 0 0
T31 15434 8 0 0
T32 12075 0 0 0
T39 0 16 0 0
T40 0 57 0 0
T54 0 56 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalCoveredPercent
Conditions1010100.00
Logical1010100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T27,T29
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT1,T27,T29

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT1,T27,T29

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT1,T27,T29

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T27,T29
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T27,T29


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T27,T29
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579551765 624370 0 0
DepthKnown_A 579551765 579266161 0 0
RvalidKnown_A 579551765 579266161 0 0
WreadyKnown_A 579551765 579266161 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 579551765 624370 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 624370 0 0
T1 55430 272 0 0
T2 10663 0 0 0
T3 33356 0 0 0
T4 124760 0 0 0
T18 0 12 0 0
T27 548958 3210 0 0
T28 144634 0 0 0
T29 17819 2 0 0
T30 27050 112 0 0
T31 15434 0 0 0
T32 12075 0 0 0
T39 0 13 0 0
T40 0 32 0 0
T54 0 56 0 0
T86 0 16 0 0
T87 0 128 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 624370 0 0
T1 55430 272 0 0
T2 10663 0 0 0
T3 33356 0 0 0
T4 124760 0 0 0
T18 0 12 0 0
T27 548958 3210 0 0
T28 144634 0 0 0
T29 17819 2 0 0
T30 27050 112 0 0
T31 15434 0 0 0
T32 12075 0 0 0
T39 0 13 0 0
T40 0 32 0 0
T54 0 56 0 0
T86 0 16 0 0
T87 0 128 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalCoveredPercent
Conditions1818100.00
Logical1818100.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT29,T84,T85
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTestsExclude Annotation
01CoveredT1,T2,T3
10Excluded VC_COV_UNR
11CoveredT1,T27,T29

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011CoveredT1,T2,T3
101Excluded VC_COV_UNR
110Excluded VC_COV_UNR
111CoveredT1,T27,T29

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTestsExclude Annotation
011Excluded VC_COV_UNR
101CoveredT27,T29,T54
110Excluded VC_COV_UNR
111CoveredT1,T27,T29

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T27,T29

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTestsExclude Annotation
01Excluded VC_COV_UNR
10CoveredT1,T2,T3
11CoveredT1,T27,T29

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT29,T84,T85
10CoveredT1,T27,T29
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T27,T29
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T27,T29
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T27,T29


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T27,T29
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 579551765 1088340 0 0
DepthKnown_A 579551765 579266161 0 0
RvalidKnown_A 579551765 579266161 0 0
WreadyKnown_A 579551765 579266161 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 579551765 1088340 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 1088340 0 0
T1 55430 272 0 0
T2 10663 0 0 0
T3 33356 0 0 0
T4 124760 0 0 0
T18 0 12 0 0
T27 548958 3210 0 0
T28 144634 0 0 0
T29 17819 9 0 0
T30 27050 112 0 0
T31 15434 0 0 0
T32 12075 0 0 0
T39 0 13 0 0
T40 0 32 0 0
T54 0 56 0 0
T86 0 16 0 0
T87 0 128 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 579266161 0 0
T1 55430 55371 0 0
T2 10663 10595 0 0
T3 33356 33302 0 0
T4 124760 124660 0 0
T27 548958 548906 0 0
T28 144634 144626 0 0
T29 17819 17768 0 0
T30 27050 26970 0 0
T31 15434 15369 0 0
T32 12075 12003 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 579551765 1088340 0 0
T1 55430 272 0 0
T2 10663 0 0 0
T3 33356 0 0 0
T4 124760 0 0 0
T18 0 12 0 0
T27 548958 3210 0 0
T28 144634 0 0 0
T29 17819 9 0 0
T30 27050 112 0 0
T31 15434 0 0 0
T32 12075 0 0 0
T39 0 13 0 0
T40 0 32 0 0
T54 0 56 0 0
T86 0 16 0 0
T87 0 128 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%