Line Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T32,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T3,T31,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T56,T57,T88 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T3,T31,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T31,T4 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T4,T18,T5 |
Branch Coverage for Instance : tb.dut.usbdev_avsetupfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T31,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avsetupfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
130366211 |
0 |
0 |
T3 |
33356 |
17340 |
0 |
0 |
T4 |
124760 |
117673 |
0 |
0 |
T5 |
0 |
110434 |
0 |
0 |
T6 |
0 |
75942 |
0 |
0 |
T7 |
720363 |
0 |
0 |
0 |
T17 |
8222 |
0 |
0 |
0 |
T18 |
0 |
559 |
0 |
0 |
T19 |
0 |
1949 |
0 |
0 |
T27 |
548958 |
0 |
0 |
0 |
T28 |
144634 |
0 |
0 |
0 |
T29 |
17819 |
0 |
0 |
0 |
T30 |
27050 |
0 |
0 |
0 |
T31 |
15434 |
8332 |
0 |
0 |
T32 |
12075 |
1655 |
0 |
0 |
T39 |
0 |
563 |
0 |
0 |
T40 |
0 |
1709 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
130366211 |
0 |
0 |
T3 |
33356 |
17340 |
0 |
0 |
T4 |
124760 |
117673 |
0 |
0 |
T5 |
0 |
110434 |
0 |
0 |
T6 |
0 |
75942 |
0 |
0 |
T7 |
720363 |
0 |
0 |
0 |
T17 |
8222 |
0 |
0 |
0 |
T18 |
0 |
559 |
0 |
0 |
T19 |
0 |
1949 |
0 |
0 |
T27 |
548958 |
0 |
0 |
0 |
T28 |
144634 |
0 |
0 |
0 |
T29 |
17819 |
0 |
0 |
0 |
T30 |
27050 |
0 |
0 |
0 |
T31 |
15434 |
8332 |
0 |
0 |
T32 |
12075 |
1655 |
0 |
0 |
T39 |
0 |
563 |
0 |
0 |
T40 |
0 |
1709 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_avoutfifo
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T32,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T55 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T27,T28 |
Branch Coverage for Instance : tb.dut.usbdev_avoutfifo
| Line No. | Total | Covered | Percent |
Branches |
|
5 |
5 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_avoutfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
282653088 |
0 |
0 |
T1 |
55430 |
46899 |
0 |
0 |
T2 |
10663 |
2120 |
0 |
0 |
T3 |
33356 |
22189 |
0 |
0 |
T4 |
124760 |
117623 |
0 |
0 |
T27 |
548958 |
360023 |
0 |
0 |
T28 |
144634 |
1456 |
0 |
0 |
T29 |
17819 |
1765 |
0 |
0 |
T30 |
27050 |
19727 |
0 |
0 |
T31 |
15434 |
8940 |
0 |
0 |
T32 |
12075 |
1756 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
282653088 |
0 |
0 |
T1 |
55430 |
46899 |
0 |
0 |
T2 |
10663 |
2120 |
0 |
0 |
T3 |
33356 |
22189 |
0 |
0 |
T4 |
124760 |
117623 |
0 |
0 |
T27 |
548958 |
360023 |
0 |
0 |
T28 |
144634 |
1456 |
0 |
0 |
T29 |
17819 |
1765 |
0 |
0 |
T30 |
27050 |
19727 |
0 |
0 |
T31 |
15434 |
8940 |
0 |
0 |
T32 |
12075 |
1756 |
0 |
0 |
Line Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.usbdev_rxfifo
| Total | Covered | Percent |
Conditions | 12 | 11 | 91.67 |
Logical | 12 | 11 | 91.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T44,T45,T46 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T27,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T27,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T27,T28 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T27,T28 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T27,T28 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.usbdev_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T27,T28 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T27,T28 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.usbdev_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
43468860 |
0 |
0 |
T1 |
55430 |
1816 |
0 |
0 |
T2 |
10663 |
0 |
0 |
0 |
T3 |
33356 |
0 |
0 |
0 |
T4 |
124760 |
1326 |
0 |
0 |
T18 |
0 |
197 |
0 |
0 |
T20 |
0 |
116 |
0 |
0 |
T21 |
0 |
108 |
0 |
0 |
T22 |
0 |
2296 |
0 |
0 |
T27 |
548958 |
23139 |
0 |
0 |
T28 |
144634 |
116 |
0 |
0 |
T29 |
17819 |
100 |
0 |
0 |
T30 |
27050 |
776 |
0 |
0 |
T31 |
15434 |
0 |
0 |
0 |
T32 |
12075 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
43468860 |
0 |
0 |
T1 |
55430 |
1816 |
0 |
0 |
T2 |
10663 |
0 |
0 |
0 |
T3 |
33356 |
0 |
0 |
0 |
T4 |
124760 |
1326 |
0 |
0 |
T18 |
0 |
197 |
0 |
0 |
T20 |
0 |
116 |
0 |
0 |
T21 |
0 |
108 |
0 |
0 |
T22 |
0 |
2296 |
0 |
0 |
T27 |
548958 |
23139 |
0 |
0 |
T28 |
144634 |
116 |
0 |
0 |
T29 |
17819 |
100 |
0 |
0 |
T30 |
27050 |
776 |
0 |
0 |
T31 |
15434 |
0 |
0 |
0 |
T32 |
12075 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
19217196 |
0 |
0 |
T1 |
55430 |
349 |
0 |
0 |
T2 |
10663 |
11 |
0 |
0 |
T3 |
33356 |
61 |
0 |
0 |
T4 |
124760 |
16716 |
0 |
0 |
T27 |
548958 |
7295 |
0 |
0 |
T28 |
144634 |
7119 |
0 |
0 |
T29 |
17819 |
52 |
0 |
0 |
T30 |
27050 |
149 |
0 |
0 |
T31 |
15434 |
50 |
0 |
0 |
T32 |
12075 |
456 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
27244236 |
0 |
0 |
T1 |
55430 |
349 |
0 |
0 |
T2 |
10663 |
11 |
0 |
0 |
T3 |
33356 |
61 |
0 |
0 |
T4 |
124760 |
16716 |
0 |
0 |
T27 |
548958 |
6258 |
0 |
0 |
T28 |
144634 |
30680 |
0 |
0 |
T29 |
17819 |
206 |
0 |
0 |
T30 |
27050 |
149 |
0 |
0 |
T31 |
15434 |
50 |
0 |
0 |
T32 |
12075 |
456 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
952423 |
0 |
0 |
T1 |
55430 |
272 |
0 |
0 |
T2 |
10663 |
0 |
0 |
0 |
T3 |
33356 |
6 |
0 |
0 |
T4 |
124760 |
0 |
0 |
0 |
T18 |
0 |
22 |
0 |
0 |
T27 |
548958 |
5262 |
0 |
0 |
T28 |
144634 |
0 |
0 |
0 |
T29 |
17819 |
2 |
0 |
0 |
T30 |
27050 |
112 |
0 |
0 |
T31 |
15434 |
8 |
0 |
0 |
T32 |
12075 |
0 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T40 |
0 |
57 |
0 |
0 |
T54 |
0 |
56 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
1713336 |
0 |
0 |
T1 |
55430 |
272 |
0 |
0 |
T2 |
10663 |
0 |
0 |
0 |
T3 |
33356 |
6 |
0 |
0 |
T4 |
124760 |
0 |
0 |
0 |
T18 |
0 |
22 |
0 |
0 |
T27 |
548958 |
5262 |
0 |
0 |
T28 |
144634 |
0 |
0 |
0 |
T29 |
17819 |
9 |
0 |
0 |
T30 |
27050 |
112 |
0 |
0 |
T31 |
15434 |
8 |
0 |
0 |
T32 |
12075 |
0 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T40 |
0 |
57 |
0 |
0 |
T54 |
0 |
56 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
18207606 |
0 |
0 |
T1 |
55430 |
77 |
0 |
0 |
T2 |
10663 |
11 |
0 |
0 |
T3 |
33356 |
55 |
0 |
0 |
T4 |
124760 |
16716 |
0 |
0 |
T27 |
548958 |
996 |
0 |
0 |
T28 |
144634 |
7119 |
0 |
0 |
T29 |
17819 |
50 |
0 |
0 |
T30 |
27050 |
37 |
0 |
0 |
T31 |
15434 |
42 |
0 |
0 |
T32 |
12075 |
456 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
25530900 |
0 |
0 |
T1 |
55430 |
77 |
0 |
0 |
T2 |
10663 |
11 |
0 |
0 |
T3 |
33356 |
55 |
0 |
0 |
T4 |
124760 |
16716 |
0 |
0 |
T27 |
548958 |
996 |
0 |
0 |
T28 |
144634 |
30680 |
0 |
0 |
T29 |
17819 |
197 |
0 |
0 |
T30 |
27050 |
37 |
0 |
0 |
T31 |
15434 |
42 |
0 |
0 |
T32 |
12075 |
456 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
581267081 |
580944465 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
3740 |
3740 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T28 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T31 |
1 |
1 |
0 |
0 |
T32 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Total | Covered | Percent |
Conditions | 11 | 11 | 100.00 |
Logical | 11 | 11 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T31 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T3,T31 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T3,T31 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Covered | T27,T29,T54 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T3,T31 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T31 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T31 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T31 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
1660453 |
0 |
0 |
T1 |
55430 |
272 |
0 |
0 |
T2 |
10663 |
0 |
0 |
0 |
T3 |
33356 |
6 |
0 |
0 |
T4 |
124760 |
0 |
0 |
0 |
T18 |
0 |
22 |
0 |
0 |
T27 |
548958 |
5262 |
0 |
0 |
T28 |
144634 |
0 |
0 |
0 |
T29 |
17819 |
9 |
0 |
0 |
T30 |
27050 |
112 |
0 |
0 |
T31 |
15434 |
8 |
0 |
0 |
T32 |
12075 |
0 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T40 |
0 |
57 |
0 |
0 |
T54 |
0 |
56 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
1660453 |
0 |
0 |
T1 |
55430 |
272 |
0 |
0 |
T2 |
10663 |
0 |
0 |
0 |
T3 |
33356 |
6 |
0 |
0 |
T4 |
124760 |
0 |
0 |
0 |
T18 |
0 |
22 |
0 |
0 |
T27 |
548958 |
5262 |
0 |
0 |
T28 |
144634 |
0 |
0 |
0 |
T29 |
17819 |
9 |
0 |
0 |
T30 |
27050 |
112 |
0 |
0 |
T31 |
15434 |
8 |
0 |
0 |
T32 |
12075 |
0 |
0 |
0 |
T39 |
0 |
16 |
0 |
0 |
T40 |
0 |
57 |
0 |
0 |
T54 |
0 |
56 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 10 | 10 | 100.00 |
Logical | 10 | 10 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T27,T29 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T27,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T27,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T27,T29 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T27,T29 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T27,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T27,T29 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
624370 |
0 |
0 |
T1 |
55430 |
272 |
0 |
0 |
T2 |
10663 |
0 |
0 |
0 |
T3 |
33356 |
0 |
0 |
0 |
T4 |
124760 |
0 |
0 |
0 |
T18 |
0 |
12 |
0 |
0 |
T27 |
548958 |
3210 |
0 |
0 |
T28 |
144634 |
0 |
0 |
0 |
T29 |
17819 |
2 |
0 |
0 |
T30 |
27050 |
112 |
0 |
0 |
T31 |
15434 |
0 |
0 |
0 |
T32 |
12075 |
0 |
0 |
0 |
T39 |
0 |
13 |
0 |
0 |
T40 |
0 |
32 |
0 |
0 |
T54 |
0 |
56 |
0 |
0 |
T86 |
0 |
16 |
0 |
0 |
T87 |
0 |
128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
624370 |
0 |
0 |
T1 |
55430 |
272 |
0 |
0 |
T2 |
10663 |
0 |
0 |
0 |
T3 |
33356 |
0 |
0 |
0 |
T4 |
124760 |
0 |
0 |
0 |
T18 |
0 |
12 |
0 |
0 |
T27 |
548958 |
3210 |
0 |
0 |
T28 |
144634 |
0 |
0 |
0 |
T29 |
17819 |
2 |
0 |
0 |
T30 |
27050 |
112 |
0 |
0 |
T31 |
15434 |
0 |
0 |
0 |
T32 |
12075 |
0 |
0 |
0 |
T39 |
0 |
13 |
0 |
0 |
T40 |
0 |
32 |
0 |
0 |
T54 |
0 |
56 |
0 |
0 |
T86 |
0 |
16 |
0 |
0 |
T87 |
0 |
128 |
0 |
0 |
Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Total | Covered | Percent |
Conditions | 18 | 18 | 100.00 |
Logical | 18 | 18 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T84,T85 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T1,T27,T29 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T27,T29 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Covered | T27,T29,T54 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T1,T27,T29 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T27,T29 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T27,T29 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T84,T85 |
1 | 0 | Covered | T1,T27,T29 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T27,T29 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T27,T29 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T27,T29 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T27,T29 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
1088340 |
0 |
0 |
T1 |
55430 |
272 |
0 |
0 |
T2 |
10663 |
0 |
0 |
0 |
T3 |
33356 |
0 |
0 |
0 |
T4 |
124760 |
0 |
0 |
0 |
T18 |
0 |
12 |
0 |
0 |
T27 |
548958 |
3210 |
0 |
0 |
T28 |
144634 |
0 |
0 |
0 |
T29 |
17819 |
9 |
0 |
0 |
T30 |
27050 |
112 |
0 |
0 |
T31 |
15434 |
0 |
0 |
0 |
T32 |
12075 |
0 |
0 |
0 |
T39 |
0 |
13 |
0 |
0 |
T40 |
0 |
32 |
0 |
0 |
T54 |
0 |
56 |
0 |
0 |
T86 |
0 |
16 |
0 |
0 |
T87 |
0 |
128 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
579266161 |
0 |
0 |
T1 |
55430 |
55371 |
0 |
0 |
T2 |
10663 |
10595 |
0 |
0 |
T3 |
33356 |
33302 |
0 |
0 |
T4 |
124760 |
124660 |
0 |
0 |
T27 |
548958 |
548906 |
0 |
0 |
T28 |
144634 |
144626 |
0 |
0 |
T29 |
17819 |
17768 |
0 |
0 |
T30 |
27050 |
26970 |
0 |
0 |
T31 |
15434 |
15369 |
0 |
0 |
T32 |
12075 |
12003 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
579551765 |
1088340 |
0 |
0 |
T1 |
55430 |
272 |
0 |
0 |
T2 |
10663 |
0 |
0 |
0 |
T3 |
33356 |
0 |
0 |
0 |
T4 |
124760 |
0 |
0 |
0 |
T18 |
0 |
12 |
0 |
0 |
T27 |
548958 |
3210 |
0 |
0 |
T28 |
144634 |
0 |
0 |
0 |
T29 |
17819 |
9 |
0 |
0 |
T30 |
27050 |
112 |
0 |
0 |
T31 |
15434 |
0 |
0 |
0 |
T32 |
12075 |
0 |
0 |
0 |
T39 |
0 |
13 |
0 |
0 |
T40 |
0 |
32 |
0 |
0 |
T54 |
0 |
56 |
0 |
0 |
T86 |
0 |
16 |
0 |
0 |
T87 |
0 |
128 |
0 |
0 |