Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 8 | 88.89 |
| Logical | 9 | 8 | 88.89 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T26,T27,T28 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T26,T27,T28 |
| 1 | 1 | Covered | T26,T27,T28 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T26,T27,T28 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
11130580 |
11115481 |
0 |
0 |
|
selKnown1 |
72 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
11130580 |
11115481 |
0 |
0 |
| T1 |
20 |
17 |
0 |
0 |
| T2 |
102 |
97 |
0 |
0 |
| T3 |
2 |
0 |
0 |
0 |
| T29 |
46 |
41 |
0 |
0 |
| T30 |
1066 |
1061 |
0 |
0 |
| T31 |
1032 |
3011 |
0 |
0 |
| T32 |
8 |
17 |
0 |
0 |
| T33 |
69 |
196 |
0 |
0 |
| T34 |
104 |
303 |
0 |
0 |
| T35 |
8 |
17 |
0 |
0 |
| T36 |
128 |
375 |
0 |
0 |
| T37 |
0 |
18 |
0 |
0 |
| T38 |
0 |
18 |
0 |
0 |
| T39 |
0 |
2 |
0 |
0 |
| T40 |
0 |
12 |
0 |
0 |
| T41 |
2 |
0 |
0 |
0 |
| T42 |
2 |
0 |
0 |
0 |
| T43 |
2 |
0 |
0 |
0 |
| T44 |
2 |
0 |
0 |
0 |
| T45 |
2 |
0 |
0 |
0 |
| T46 |
2 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
72 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T29 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T26,T27,T28 |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T29 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_se0.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
114432 |
111775 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114432 |
111775 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
16 |
15 |
0 |
0 |
| T31 |
24 |
23 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
2 |
1 |
0 |
0 |
| T34 |
2 |
1 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
2 |
1 |
0 |
0 |
| T37 |
0 |
9 |
0 |
0 |
| T38 |
0 |
9 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
6 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 6 | 66.67 |
| Logical | 9 | 6 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T29 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T26,T27,T28 |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T26,T27,T28 |
| 1 | 0 | Covered | T1,T2,T29 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_d.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3639229 |
3635676 |
0 |
0 |
|
selKnown1 |
0 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3639229 |
3635676 |
0 |
0 |
| T1 |
7 |
6 |
0 |
0 |
| T2 |
33 |
32 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T29 |
15 |
14 |
0 |
0 |
| T30 |
345 |
344 |
0 |
0 |
| T31 |
0 |
991 |
0 |
0 |
| T32 |
0 |
6 |
0 |
0 |
| T33 |
0 |
65 |
0 |
0 |
| T34 |
0 |
101 |
0 |
0 |
| T35 |
0 |
6 |
0 |
0 |
| T36 |
0 |
125 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T43 |
1 |
0 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
| T45 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 7 | 77.78 |
| Logical | 9 | 7 | 77.78 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T29 |
| 1 | 0 | Covered | T27,T28,T47 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T26,T48,T49 |
| 1 | 1 | Covered | T27,T28,T47 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T29 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dn.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3623242 |
3620564 |
0 |
0 |
|
selKnown1 |
23 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3623242 |
3620564 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
32 |
31 |
0 |
0 |
| T29 |
14 |
13 |
0 |
0 |
| T30 |
344 |
343 |
0 |
0 |
| T31 |
984 |
983 |
0 |
0 |
| T32 |
6 |
5 |
0 |
0 |
| T33 |
65 |
64 |
0 |
0 |
| T34 |
100 |
99 |
0 |
0 |
| T35 |
6 |
5 |
0 |
0 |
| T36 |
124 |
123 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 7 | 77.78 |
| Logical | 9 | 7 | 77.78 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T29 |
| 1 | 0 | Covered | T47,T50,T51 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T26,T27,T28 |
| 1 | 1 | Covered | T47,T50,T51 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T29 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_oe.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
114448 |
111790 |
0 |
0 |
|
selKnown1 |
20 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
114448 |
111790 |
0 |
0 |
| T2 |
2 |
1 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
16 |
15 |
0 |
0 |
| T31 |
24 |
23 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
2 |
1 |
0 |
0 |
| T34 |
2 |
1 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
2 |
1 |
0 |
0 |
| T37 |
0 |
9 |
0 |
0 |
| T38 |
0 |
9 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T40 |
0 |
6 |
0 |
0 |
| T46 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 8 | 88.89 |
| Logical | 9 | 8 | 88.89 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T29 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T26,T27,T48 |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T28,T47,T50 |
| 1 | 1 | Covered | T26,T27,T48 |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T26,T27,T28 |
| 1 | 0 | Covered | T1,T2,T29 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.i_usbdev_iomux.i_mux_tx_dp.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
3639229 |
3635676 |
0 |
0 |
|
selKnown1 |
29 |
0 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
3639229 |
3635676 |
0 |
0 |
| T1 |
7 |
6 |
0 |
0 |
| T2 |
33 |
32 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T29 |
15 |
14 |
0 |
0 |
| T30 |
345 |
344 |
0 |
0 |
| T31 |
0 |
991 |
0 |
0 |
| T32 |
0 |
6 |
0 |
0 |
| T33 |
0 |
65 |
0 |
0 |
| T34 |
0 |
101 |
0 |
0 |
| T35 |
0 |
6 |
0 |
0 |
| T36 |
0 |
125 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
| T43 |
1 |
0 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
| T45 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
29 |
0 |
0 |
0 |