Group : cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
dashboard | hierarchy | modlist | groups | tests | asserts


Summary for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Variables 24 0 24 100.00
Crosses 108 10 98 90.74


Variables for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
VARIABLEEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTAUTO BIN MAXCOMMENT
cp_intr 18 0 18 100.00 100 1 1 0
cp_intr_en 2 0 2 100.00 100 1 1 2
cp_intr_state 2 0 2 100.00 100 1 1 2
cp_intr_test 2 0 2 100.00 100 1 1 2


Crosses for Group cip_base_pkg::intr_test_cg::SHAPE{(num_interrupts - 1)=17}
CROSSEXPECTEDUNCOVEREDCOVEREDPERCENTGOALWEIGHTAT LEASTPRINT MISSINGCOMMENT
intr_test_cg_cc 108 10 98 90.74 100 1 1 0


Summary for Variable cp_intr

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
User Defined Bins 18 0 18 100.00


User Defined Bins for cp_intr

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] 266 1 T233 4 T230 4 T231 4
all_values[1] 266 1 T233 4 T230 4 T231 4
all_values[2] 266 1 T233 4 T230 4 T231 4
all_values[3] 266 1 T233 4 T230 4 T231 4
all_values[4] 266 1 T233 4 T230 4 T231 4
all_values[5] 266 1 T233 4 T230 4 T231 4
all_values[6] 266 1 T233 4 T230 4 T231 4
all_values[7] 266 1 T233 4 T230 4 T231 4
all_values[8] 266 1 T233 4 T230 4 T231 4
all_values[9] 266 1 T233 4 T230 4 T231 4
all_values[10] 266 1 T233 4 T230 4 T231 4
all_values[11] 266 1 T233 4 T230 4 T231 4
all_values[12] 266 1 T233 4 T230 4 T231 4
all_values[13] 266 1 T233 4 T230 4 T231 4
all_values[14] 266 1 T233 4 T230 4 T231 4
all_values[15] 266 1 T233 4 T230 4 T231 4
all_values[16] 266 1 T233 4 T230 4 T231 4
all_values[17] 266 1 T233 4 T230 4 T231 4



Summary for Variable cp_intr_en

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_en

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 6298 1 T233 99 T230 82 T231 108
auto[1] 2214 1 T233 29 T230 46 T231 20



Summary for Variable cp_intr_state

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_state

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 5869 1 T233 94 T230 81 T231 91
auto[1] 2643 1 T233 34 T230 47 T231 37



Summary for Variable cp_intr_test

CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENT
Automatically Generated Bins 2 0 2 100.00


Automatically Generated Bins for cp_intr_test

Bins
NAMECOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
auto[0] 5140 1 T233 86 T230 78 T231 79
auto[1] 3372 1 T233 42 T230 50 T231 49



Summary for Cross intr_test_cg_cc

Samples crossed: cp_intr cp_intr_test cp_intr_en cp_intr_state
CATEGORYEXPECTEDUNCOVEREDCOVEREDPERCENTMISSING
TOTAL 108 10 98 90.74 10
Automatically Generated Cross Bins 108 10 98 90.74 10
User Defined Cross Bins 0 0 0


Automatically Generated Cross Bins for intr_test_cg_cc

Element holes
cp_intrcp_intr_testcp_intr_encp_intr_stateCOUNTAT LEASTNUMBERSTATUS
[all_values[0] , all_values[1]] [auto[0]] * [auto[1]] -- -- 4
[all_values[7] , all_values[8]] [auto[0]] * [auto[1]] -- -- 4
[all_values[17]] [auto[0]] * [auto[1]] -- -- 2


Covered bins
cp_intrcp_intr_testcp_intr_encp_intr_stateCOUNTAT LEASTSTATUSTESTCOUNTTESTCOUNTTESTCOUNT
all_values[0] auto[0] auto[0] auto[0] 82 1 T230 1 T231 1 T232 1
all_values[0] auto[0] auto[1] auto[0] 83 1 T233 3 T230 1 T231 1
all_values[0] auto[1] auto[0] auto[1] 41 1 T233 1 T230 1 T231 1
all_values[0] auto[1] auto[1] auto[1] 60 1 T230 1 T231 1 T232 1
all_values[1] auto[0] auto[0] auto[0] 104 1 T230 2 T231 2 T232 3
all_values[1] auto[0] auto[1] auto[0] 59 1 T233 3 T326 1 T325 1
all_values[1] auto[1] auto[0] auto[1] 56 1 T233 1 T230 2 T231 2
all_values[1] auto[1] auto[1] auto[1] 47 1 T232 1 T326 2 T325 1
all_values[2] auto[0] auto[0] auto[0] 40 1 T233 3 T232 2 T326 2
all_values[2] auto[0] auto[0] auto[1] 46 1 T233 1 T231 1 T232 2
all_values[2] auto[0] auto[1] auto[0] 32 1 T325 1 T327 1 T328 4
all_values[2] auto[0] auto[1] auto[1] 32 1 T230 3 T232 1 T329 1
all_values[2] auto[1] auto[0] auto[1] 67 1 T231 2 T232 2 T326 2
all_values[2] auto[1] auto[1] auto[1] 49 1 T230 1 T231 1 T325 2
all_values[3] auto[0] auto[0] auto[0] 65 1 T233 2 T231 2 T232 4
all_values[3] auto[0] auto[0] auto[1] 23 1 T233 1 T230 3 T325 1
all_values[3] auto[0] auto[1] auto[0] 41 1 T326 1 T325 1 T328 2
all_values[3] auto[0] auto[1] auto[1] 24 1 T327 1 T328 1 T330 1
all_values[3] auto[1] auto[0] auto[1] 66 1 T233 1 T230 1 T231 2
all_values[3] auto[1] auto[1] auto[1] 47 1 T232 2 T326 2 T328 1
all_values[4] auto[0] auto[0] auto[0] 46 1 T231 3 T326 3 T325 1
all_values[4] auto[0] auto[0] auto[1] 25 1 T230 1 T232 2 T326 2
all_values[4] auto[0] auto[1] auto[0] 35 1 T233 3 T231 1 T325 1
all_values[4] auto[0] auto[1] auto[1] 44 1 T230 1 T232 1 T325 2
all_values[4] auto[1] auto[0] auto[1] 59 1 T233 1 T230 1 T232 2
all_values[4] auto[1] auto[1] auto[1] 57 1 T230 1 T232 2 T325 1
all_values[5] auto[0] auto[0] auto[0] 73 1 T233 1 T230 2 T326 2
all_values[5] auto[0] auto[0] auto[1] 26 1 T233 1 T231 2 T326 2
all_values[5] auto[0] auto[1] auto[0] 38 1 T232 1 T325 4 T327 1
all_values[5] auto[0] auto[1] auto[1] 27 1 T230 1 T232 2 T326 1
all_values[5] auto[1] auto[0] auto[1] 57 1 T231 2 T326 2 T325 1
all_values[5] auto[1] auto[1] auto[1] 45 1 T233 2 T230 1 T232 4
all_values[6] auto[0] auto[0] auto[0] 43 1 T233 1 T231 1 T232 1
all_values[6] auto[0] auto[0] auto[1] 23 1 T230 1 T231 1 T331 1
all_values[6] auto[0] auto[1] auto[0] 59 1 T233 1 T230 2 T232 1
all_values[6] auto[0] auto[1] auto[1] 30 1 T233 1 T326 3 T325 2
all_values[6] auto[1] auto[0] auto[1] 60 1 T230 1 T231 2 T232 5
all_values[6] auto[1] auto[1] auto[1] 51 1 T233 1 T326 2 T325 2
all_values[7] auto[0] auto[0] auto[0] 78 1 T233 1 T231 1 T232 3
all_values[7] auto[0] auto[1] auto[0] 87 1 T233 1 T230 3 T231 1
all_values[7] auto[1] auto[0] auto[1] 54 1 T233 2 T231 2 T326 1
all_values[7] auto[1] auto[1] auto[1] 47 1 T230 1 T232 1 T326 1
all_values[8] auto[0] auto[0] auto[0] 79 1 T233 3 T231 1 T232 1
all_values[8] auto[0] auto[1] auto[0] 81 1 T230 2 T231 2 T232 4
all_values[8] auto[1] auto[0] auto[1] 63 1 T233 1 T230 2 T231 1
all_values[8] auto[1] auto[1] auto[1] 43 1 T232 2 T330 1 T332 2
all_values[9] auto[0] auto[0] auto[0] 46 1 T231 1 T232 1 T326 2
all_values[9] auto[0] auto[0] auto[1] 30 1 T325 1 T328 2 T330 1
all_values[9] auto[0] auto[1] auto[0] 50 1 T231 2 T232 1 T326 1
all_values[9] auto[0] auto[1] auto[1] 30 1 T233 3 T230 2 T326 1
all_values[9] auto[1] auto[0] auto[1] 62 1 T233 1 T231 1 T232 2
all_values[9] auto[1] auto[1] auto[1] 48 1 T230 2 T232 3 T326 3
all_values[10] auto[0] auto[0] auto[0] 62 1 T233 2 T232 1 T326 1
all_values[10] auto[0] auto[0] auto[1] 33 1 T231 2 T326 1 T325 2
all_values[10] auto[0] auto[1] auto[0] 43 1 T233 1 T230 2 T232 2
all_values[10] auto[0] auto[1] auto[1] 20 1 T326 1 T333 1 T334 1
all_values[10] auto[1] auto[0] auto[1] 56 1 T233 1 T230 2 T231 1
all_values[10] auto[1] auto[1] auto[1] 52 1 T231 1 T232 4 T328 1
all_values[11] auto[0] auto[0] auto[0] 59 1 T231 2 T232 1 T326 1
all_values[11] auto[0] auto[0] auto[1] 32 1 T233 1 T232 1 T326 1
all_values[11] auto[0] auto[1] auto[0] 53 1 T232 1 T326 2 T325 1
all_values[11] auto[0] auto[1] auto[1] 17 1 T230 2 T231 1 T325 1
all_values[11] auto[1] auto[0] auto[1] 58 1 T233 3 T230 2 T232 2
all_values[11] auto[1] auto[1] auto[1] 47 1 T231 1 T232 2 T326 2
all_values[12] auto[0] auto[0] auto[0] 61 1 T233 2 T230 2 T231 3
all_values[12] auto[0] auto[0] auto[1] 17 1 T232 1 T326 2 T328 2
all_values[12] auto[0] auto[1] auto[0] 64 1 T233 2 T230 1 T232 2
all_values[12] auto[0] auto[1] auto[1] 31 1 T232 1 T326 1 T325 1
all_values[12] auto[1] auto[0] auto[1] 50 1 T232 1 T326 4 T325 1
all_values[12] auto[1] auto[1] auto[1] 43 1 T230 1 T231 1 T232 1
all_values[13] auto[0] auto[0] auto[0] 67 1 T231 2 T232 1 T326 3
all_values[13] auto[0] auto[0] auto[1] 34 1 T233 2 T231 1 T232 1
all_values[13] auto[0] auto[1] auto[0] 41 1 T230 2 T326 1 T325 2
all_values[13] auto[0] auto[1] auto[1] 25 1 T230 1 T328 1 T329 2
all_values[13] auto[1] auto[0] auto[1] 52 1 T233 2 T231 1 T325 1
all_values[13] auto[1] auto[1] auto[1] 47 1 T230 1 T232 5 T326 2
all_values[14] auto[0] auto[0] auto[0] 56 1 T231 2 T232 1 T326 2
all_values[14] auto[0] auto[0] auto[1] 35 1 T232 1 T325 2 T329 1
all_values[14] auto[0] auto[1] auto[0] 38 1 T326 1 T327 3 T328 1
all_values[14] auto[0] auto[1] auto[1] 35 1 T233 2 T230 2 T231 1
all_values[14] auto[1] auto[0] auto[1] 63 1 T233 1 T232 5 T326 1
all_values[14] auto[1] auto[1] auto[1] 39 1 T233 1 T230 2 T231 1
all_values[15] auto[0] auto[0] auto[0] 55 1 T233 2 T231 2 T326 1
all_values[15] auto[0] auto[0] auto[1] 27 1 T232 1 T325 1 T329 1
all_values[15] auto[0] auto[1] auto[0] 48 1 T230 2 T232 3 T326 1
all_values[15] auto[0] auto[1] auto[1] 32 1 T326 1 T325 1 T328 1
all_values[15] auto[1] auto[0] auto[1] 61 1 T233 2 T231 2 T232 1
all_values[15] auto[1] auto[1] auto[1] 43 1 T230 2 T232 2 T326 2
all_values[16] auto[0] auto[0] auto[0] 53 1 T233 2 T232 1 T325 3
all_values[16] auto[0] auto[0] auto[1] 33 1 T230 1 T326 2 T328 1
all_values[16] auto[0] auto[1] auto[0] 51 1 T233 2 T230 1 T231 2
all_values[16] auto[0] auto[1] auto[1] 20 1 T232 1 T327 1 T332 1
all_values[16] auto[1] auto[0] auto[1] 62 1 T230 1 T231 1 T232 3
all_values[16] auto[1] auto[1] auto[1] 47 1 T230 1 T231 1 T232 2
all_values[17] auto[0] auto[0] auto[0] 83 1 T233 1 T231 1 T232 5
all_values[17] auto[0] auto[1] auto[0] 90 1 T233 2 T230 2 T231 2
all_values[17] auto[1] auto[0] auto[1] 51 1 T231 1 T326 1 T325 2
all_values[17] auto[1] auto[1] auto[1] 42 1 T233 1 T230 2 T325 2


User Defined Cross Bins for intr_test_cg_cc

Excluded/Illegal bins
NAMECOUNTSTATUS
test_1_state_0 0 Illegal

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%