Summary for Variable cp_crc5
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
3 |
0 |
3 |
100.00 |
User Defined Bins for cp_crc5
Bins
| | | | | | | | | | | | |
all_ones |
4592 |
1 |
|
|
T30 |
4 |
|
T36 |
2 |
|
T17 |
2 |
leading_zero |
6961 |
1 |
|
|
T4 |
1 |
|
T65 |
11 |
|
T52 |
8 |
trailing_zero |
5459 |
1 |
|
|
T36 |
1 |
|
T21 |
2 |
|
T65 |
16 |
Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
| | | | | | | | | | | | |
auto[0] |
109902 |
1 |
|
|
T2 |
1 |
|
T3 |
1 |
|
T34 |
1 |
auto[1] |
67582 |
1 |
|
|
T28 |
2 |
|
T29 |
1 |
|
T30 |
18 |
Summary for Cross cr_crc5_X_dir
Samples crossed: cp_crc5 cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
6 |
0 |
6 |
100.00 |
|
Automatically Generated Cross Bins for cr_crc5_X_dir
Bins
| | | | | | | | | | | | | |
all_ones |
auto[0] |
2488 |
1 |
|
|
T30 |
3 |
|
T36 |
1 |
|
T17 |
1 |
all_ones |
auto[1] |
2104 |
1 |
|
|
T30 |
1 |
|
T36 |
1 |
|
T17 |
1 |
leading_zero |
auto[0] |
4751 |
1 |
|
|
T4 |
1 |
|
T65 |
11 |
|
T52 |
8 |
leading_zero |
auto[1] |
2210 |
1 |
|
|
T157 |
8 |
|
T114 |
19 |
|
T163 |
6 |
trailing_zero |
auto[0] |
3071 |
1 |
|
|
T21 |
1 |
|
T65 |
12 |
|
T48 |
2 |
trailing_zero |
auto[1] |
2388 |
1 |
|
|
T36 |
1 |
|
T21 |
1 |
|
T65 |
4 |