Summary for Variable cp_crc5
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
User Defined Bins |
3 |
0 |
3 |
100.00 |
User Defined Bins for cp_crc5
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_ones |
6354 |
1 |
|
|
T29 |
2 |
|
T526 |
1 |
|
T6 |
10 |
leading_zero |
6606 |
1 |
|
|
T23 |
1 |
|
T184 |
1 |
|
T6 |
1 |
trailing_zero |
5924 |
1 |
|
|
T19 |
1 |
|
T97 |
14 |
|
T4 |
13 |
Summary for Variable cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for cp_dir
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
109627 |
1 |
|
|
T1 |
1 |
|
T2 |
1 |
|
T17 |
1 |
auto[1] |
66886 |
1 |
|
|
T18 |
7 |
|
T19 |
14 |
|
T20 |
3 |
Summary for Cross cr_crc5_X_dir
Samples crossed: cp_crc5 cp_dir
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
Automatically Generated Cross Bins |
6 |
0 |
6 |
100.00 |
|
Automatically Generated Cross Bins for cr_crc5_X_dir
Bins
cp_crc5 | cp_dir | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
all_ones |
auto[0] |
4614 |
1 |
|
|
T29 |
1 |
|
T526 |
1 |
|
T6 |
5 |
all_ones |
auto[1] |
1740 |
1 |
|
|
T29 |
1 |
|
T6 |
5 |
|
T153 |
8 |
leading_zero |
auto[0] |
4645 |
1 |
|
|
T184 |
1 |
|
T6 |
1 |
|
T527 |
1 |
leading_zero |
auto[1] |
1961 |
1 |
|
|
T23 |
1 |
|
T527 |
1 |
|
T74 |
7 |
trailing_zero |
auto[0] |
3718 |
1 |
|
|
T19 |
1 |
|
T4 |
6 |
|
T105 |
3 |
trailing_zero |
auto[1] |
2206 |
1 |
|
|
T97 |
14 |
|
T4 |
7 |
|
T105 |
2 |