Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_alert_tx[0].u_prim_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
33.33 33.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
33.33 33.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.22 93.43 59.92 95.98 46.02 80.77 u_pinmux_aon


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_rv_plic.gen_alert_tx[0].u_prim_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
33.33 33.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
33.33 33.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
36.71 0.00 0.00 94.68 0.00 88.89 u_rv_plic


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.gen_alert_senders[0].u_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
33.33 33.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
33.33 33.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
55.88 48.24 46.43 62.34 75.00 47.37 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.gen_alert_senders[1].u_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
33.33 33.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
33.33 33.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
55.88 48.24 46.43 62.34 75.00 47.37 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.gen_alert_senders[2].u_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
58.33 58.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
58.33 58.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
55.88 48.24 46.43 62.34 75.00 47.37 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.gen_alert_senders[3].u_alert_sender

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
58.33 58.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
58.33 58.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
55.88 48.24 46.43 62.34 75.00 47.37 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : prim_alert_sender
TotalCoveredPercent
Totals 12 7 58.33
Total Bits 24 14 58.33
Total Bits 0->1 12 7 58.33
Total Bits 1->0 12 7 58.33

Ports 12 7 58.33
Port Bits 24 14 58.33
Port Bits 0->1 12 7 58.33
Port Bits 1->0 12 7 58.33

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
rst_ni Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_test_i Yes Yes T19 Yes T19 INPUT
alert_req_i No No No INPUT
alert_ack_o No No No OUTPUT
alert_state_o No No No OUTPUT
alert_rx_i.ack_n Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_rx_i.ack_p Yes Yes T19 Yes T19 INPUT
alert_rx_i.ping_n No No No INPUT
alert_rx_i.ping_p No No No INPUT
alert_tx_o.alert_n Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_tx_o.alert_p Yes Yes T19 Yes T19 OUTPUT

Toggle Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.gen_alert_tx[0].u_prim_alert_sender
TotalCoveredPercent
Totals 12 4 33.33
Total Bits 24 8 33.33
Total Bits 0->1 12 4 33.33
Total Bits 1->0 12 4 33.33

Ports 12 4 33.33
Port Bits 24 8 33.33
Port Bits 0->1 12 4 33.33
Port Bits 1->0 12 4 33.33

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
rst_ni Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_test_i No No No INPUT
alert_req_i No No No INPUT
alert_ack_o No No No OUTPUT
alert_state_o No No No OUTPUT
alert_rx_i.ack_n Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_rx_i.ack_p No No No INPUT
alert_rx_i.ping_n No No No INPUT
alert_rx_i.ping_p No No No INPUT
alert_tx_o.alert_n Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_tx_o.alert_p No No No OUTPUT

Toggle Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.gen_alert_tx[0].u_prim_alert_sender
TotalCoveredPercent
Totals 12 4 33.33
Total Bits 24 8 33.33
Total Bits 0->1 12 4 33.33
Total Bits 1->0 12 4 33.33

Ports 12 4 33.33
Port Bits 24 8 33.33
Port Bits 0->1 12 4 33.33
Port Bits 1->0 12 4 33.33

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
rst_ni Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_test_i No No No INPUT
alert_req_i No No No INPUT
alert_ack_o No No No OUTPUT
alert_state_o No No No OUTPUT
alert_rx_i.ack_n Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_rx_i.ack_p No No No INPUT
alert_rx_i.ping_n No No No INPUT
alert_rx_i.ping_p No No No INPUT
alert_tx_o.alert_n Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_tx_o.alert_p No No No OUTPUT

Toggle Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.gen_alert_senders[0].u_alert_sender
TotalCoveredPercent
Totals 12 4 33.33
Total Bits 24 8 33.33
Total Bits 0->1 12 4 33.33
Total Bits 1->0 12 4 33.33

Ports 12 4 33.33
Port Bits 24 8 33.33
Port Bits 0->1 12 4 33.33
Port Bits 1->0 12 4 33.33

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
rst_ni Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_test_i No No No INPUT
alert_req_i No No No INPUT
alert_ack_o No No No OUTPUT
alert_state_o No No No OUTPUT
alert_rx_i.ack_n Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_rx_i.ack_p No No No INPUT
alert_rx_i.ping_n No No No INPUT
alert_rx_i.ping_p No No No INPUT
alert_tx_o.alert_n Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_tx_o.alert_p No No No OUTPUT

Toggle Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.gen_alert_senders[1].u_alert_sender
TotalCoveredPercent
Totals 12 4 33.33
Total Bits 24 8 33.33
Total Bits 0->1 12 4 33.33
Total Bits 1->0 12 4 33.33

Ports 12 4 33.33
Port Bits 24 8 33.33
Port Bits 0->1 12 4 33.33
Port Bits 1->0 12 4 33.33

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
rst_ni Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_test_i No No No INPUT
alert_req_i No No No INPUT
alert_ack_o No No No OUTPUT
alert_state_o No No No OUTPUT
alert_rx_i.ack_n Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_rx_i.ack_p No No No INPUT
alert_rx_i.ping_n No No No INPUT
alert_rx_i.ping_p No No No INPUT
alert_tx_o.alert_n Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_tx_o.alert_p No No No OUTPUT

Toggle Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.gen_alert_senders[2].u_alert_sender
TotalCoveredPercent
Totals 12 7 58.33
Total Bits 24 14 58.33
Total Bits 0->1 12 7 58.33
Total Bits 1->0 12 7 58.33

Ports 12 7 58.33
Port Bits 24 14 58.33
Port Bits 0->1 12 7 58.33
Port Bits 1->0 12 7 58.33

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
rst_ni Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_test_i Yes Yes T19 Yes T19 INPUT
alert_req_i No No No INPUT
alert_ack_o No No No OUTPUT
alert_state_o No No No OUTPUT
alert_rx_i.ack_n Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_rx_i.ack_p Yes Yes T19 Yes T19 INPUT
alert_rx_i.ping_n No No No INPUT
alert_rx_i.ping_p No No No INPUT
alert_tx_o.alert_n Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_tx_o.alert_p Yes Yes T19 Yes T19 OUTPUT

Toggle Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.gen_alert_senders[3].u_alert_sender
TotalCoveredPercent
Totals 12 7 58.33
Total Bits 24 14 58.33
Total Bits 0->1 12 7 58.33
Total Bits 1->0 12 7 58.33

Ports 12 7 58.33
Port Bits 24 14 58.33
Port Bits 0->1 12 7 58.33
Port Bits 1->0 12 7 58.33

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
rst_ni Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_test_i Yes Yes T19 Yes T19 INPUT
alert_req_i No No No INPUT
alert_ack_o No No No OUTPUT
alert_state_o No No No OUTPUT
alert_rx_i.ack_n Yes Yes T14,T15,T16 Yes T14,T15,T16 INPUT
alert_rx_i.ack_p Yes Yes T19 Yes T19 INPUT
alert_rx_i.ping_n No No No INPUT
alert_rx_i.ping_p No No No INPUT
alert_tx_o.alert_n Yes Yes T14,T15,T16 Yes T14,T15,T16 OUTPUT
alert_tx_o.alert_p Yes Yes T19 Yes T19 OUTPUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%