Line Coverage for Module :
prim_lc_or_hardened
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_or_hardened_0.1/rtl/prim_lc_or_hardened.sv' or '../src/lowrisc_prim_lc_or_hardened_0.1/rtl/prim_lc_or_hardened.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
56 |
4 |
4 |
60 |
1 |
1 |
Cond Coverage for Module :
prim_lc_or_hardened
| Total | Covered | Percent |
Conditions | 28 | 28 | 100.00 |
Logical | 28 | 28 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 56
EXPRESSION ((lc_en_a_copies[0] == ActVal) || (lc_en_b_copies[0] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T17,T19,T18 |
1 | 0 | Covered | T17,T19,T18 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[0] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T14,T15,T16 |
1 | Covered | T17,T19,T18 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[0] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T14,T15,T16 |
1 | Covered | T17,T19,T18 |
LINE 56
EXPRESSION ((lc_en_a_copies[1] == ActVal) || (lc_en_b_copies[1] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T17,T19,T18 |
1 | 0 | Covered | T17,T19,T18 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[1] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T14,T15,T16 |
1 | Covered | T17,T19,T18 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[1] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T14,T15,T16 |
1 | Covered | T17,T19,T18 |
LINE 56
EXPRESSION ((lc_en_a_copies[2] == ActVal) || (lc_en_b_copies[2] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T17,T19,T18 |
1 | 0 | Covered | T17,T19,T18 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[2] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T14,T15,T16 |
1 | Covered | T17,T19,T18 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[2] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T14,T15,T16 |
1 | Covered | T17,T19,T18 |
LINE 56
EXPRESSION ((lc_en_a_copies[3] == ActVal) || (lc_en_b_copies[3] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T17,T19,T18 |
1 | 0 | Covered | T17,T19,T18 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[3] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T14,T15,T16 |
1 | Covered | T17,T19,T18 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[3] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T14,T15,T16 |
1 | Covered | T17,T19,T18 |
Assert Coverage for Module :
prim_lc_or_hardened
Assertion Details
FunctionCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1030903 |
1021378 |
0 |
0 |
T14 |
10609 |
9467 |
0 |
0 |
T15 |
10432 |
9194 |
0 |
0 |
T16 |
10144 |
9350 |
0 |
0 |
T17 |
263894 |
263078 |
0 |
0 |
T18 |
266870 |
265792 |
0 |
0 |
T19 |
245101 |
244380 |
0 |
0 |
T24 |
10447 |
9402 |
0 |
0 |
T25 |
9718 |
9155 |
0 |
0 |
T26 |
10233 |
9387 |
0 |
0 |
T27 |
9897 |
9274 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1030903 |
1021378 |
0 |
0 |
T14 |
10609 |
9467 |
0 |
0 |
T15 |
10432 |
9194 |
0 |
0 |
T16 |
10144 |
9350 |
0 |
0 |
T17 |
263894 |
263078 |
0 |
0 |
T18 |
266870 |
265792 |
0 |
0 |
T19 |
245101 |
244380 |
0 |
0 |
T24 |
10447 |
9402 |
0 |
0 |
T25 |
9718 |
9155 |
0 |
0 |
T26 |
10233 |
9387 |
0 |
0 |
T27 |
9897 |
9274 |
0 |
0 |