Toggle Coverage for Module :
uart
| Total | Covered | Percent |
Totals |
39 |
37 |
94.87 |
Total Bits |
306 |
302 |
98.69 |
Total Bits 0->1 |
153 |
151 |
98.69 |
Total Bits 1->0 |
153 |
151 |
98.69 |
| | | |
Ports |
39 |
37 |
94.87 |
Port Bits |
306 |
302 |
98.69 |
Port Bits 0->1 |
153 |
151 |
98.69 |
Port Bits 1->0 |
153 |
151 |
98.69 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
rst_ni |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[5:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[15:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[17:16] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[29:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T14,T17,T18 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
T15,T16,T17 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
alert_rx_i[0].ping_n |
No |
No |
|
No |
|
INPUT |
alert_rx_i[0].ping_p |
No |
No |
|
No |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
cio_rx_i |
Yes |
Yes |
T46,T30,T37 |
Yes |
T46,T30,T37 |
INPUT |
cio_tx_o |
Yes |
Yes |
T12,T13,T19 |
Yes |
T12,T13,T19 |
OUTPUT |
cio_tx_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
intr_tx_watermark_o |
Yes |
Yes |
T20,T22,T30 |
Yes |
T20,T22,T30 |
OUTPUT |
intr_rx_watermark_o |
Yes |
Yes |
T20,T22,T30 |
Yes |
T20,T22,T30 |
OUTPUT |
intr_tx_empty_o |
Yes |
Yes |
T20,T22,T30 |
Yes |
T20,T22,T30 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T20,T22,T23 |
Yes |
T20,T22,T23 |
OUTPUT |
intr_rx_frame_err_o |
Yes |
Yes |
T20,T22,T30 |
Yes |
T20,T22,T30 |
OUTPUT |
intr_rx_break_err_o |
Yes |
Yes |
T20,T22,T30 |
Yes |
T20,T22,T30 |
OUTPUT |
intr_rx_timeout_o |
Yes |
Yes |
T20,T67,T22 |
Yes |
T20,T67,T22 |
OUTPUT |
intr_rx_parity_err_o |
Yes |
Yes |
T20,T22,T30 |
Yes |
T20,T22,T30 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart0
| Total | Covered | Percent |
Totals |
39 |
36 |
92.31 |
Total Bits |
302 |
296 |
98.01 |
Total Bits 0->1 |
151 |
148 |
98.01 |
Total Bits 1->0 |
151 |
148 |
98.01 |
| | | |
Ports |
39 |
36 |
92.31 |
Port Bits |
302 |
296 |
98.01 |
Port Bits 0->1 |
151 |
148 |
98.01 |
Port Bits 1->0 |
151 |
148 |
98.01 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
rst_ni |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[5:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[29:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T14,T17,T18 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T15,T16,T17 |
Yes |
T15,T16,T17 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
T15,T16,T18 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
alert_rx_i[0].ping_n |
No |
No |
|
No |
|
INPUT |
alert_rx_i[0].ping_p |
No |
No |
|
No |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
cio_rx_i |
Yes |
Yes |
T30,T1,T2 |
Yes |
T30,T1,T2 |
INPUT |
cio_tx_o |
Yes |
Yes |
T19,T32,T31 |
Yes |
T19,T32,T31 |
OUTPUT |
cio_tx_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
intr_tx_watermark_o |
Yes |
Yes |
T20,T22,T21 |
Yes |
T20,T22,T21 |
OUTPUT |
intr_rx_watermark_o |
Yes |
Yes |
T20,T23 |
Yes |
T20,T23 |
OUTPUT |
intr_tx_empty_o |
No |
No |
|
No |
|
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T20,T22 |
Yes |
T20,T22 |
OUTPUT |
intr_rx_frame_err_o |
Yes |
Yes |
T22,T23 |
Yes |
T22,T23 |
OUTPUT |
intr_rx_break_err_o |
Yes |
Yes |
T20,T22 |
Yes |
T20,T22 |
OUTPUT |
intr_rx_timeout_o |
Yes |
Yes |
T67,T30,T23 |
Yes |
T67,T30,T23 |
OUTPUT |
intr_rx_parity_err_o |
Yes |
Yes |
T30 |
Yes |
T30 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart1
| Total | Covered | Percent |
Totals |
39 |
37 |
94.87 |
Total Bits |
304 |
300 |
98.68 |
Total Bits 0->1 |
152 |
150 |
98.68 |
Total Bits 1->0 |
152 |
150 |
98.68 |
| | | |
Ports |
39 |
37 |
94.87 |
Port Bits |
304 |
300 |
98.68 |
Port Bits 0->1 |
152 |
150 |
98.68 |
Port Bits 1->0 |
152 |
150 |
98.68 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
rst_ni |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[5:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[15:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[16] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[29:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T14,T17,T18 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
T15,T16,T18 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T15,T16,T17 |
Yes |
T15,T16,T17 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T12,T32,T20 |
Yes |
T12,T32,T20 |
INPUT |
alert_rx_i[0].ping_n |
No |
No |
|
No |
|
INPUT |
alert_rx_i[0].ping_p |
No |
No |
|
No |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T12,T32,T20 |
Yes |
T12,T32,T20 |
OUTPUT |
cio_rx_i |
Yes |
Yes |
T37,T1,T2 |
Yes |
T37,T1,T2 |
INPUT |
cio_tx_o |
Yes |
Yes |
T13,T32,T31 |
Yes |
T13,T32,T31 |
OUTPUT |
cio_tx_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
intr_tx_watermark_o |
Yes |
Yes |
T20,T21 |
Yes |
T20,T21 |
OUTPUT |
intr_rx_watermark_o |
Yes |
Yes |
T30 |
Yes |
T30 |
OUTPUT |
intr_tx_empty_o |
Yes |
Yes |
T22,T23,T21 |
Yes |
T22,T23,T21 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T21 |
Yes |
T21 |
OUTPUT |
intr_rx_frame_err_o |
Yes |
Yes |
T20,T30,T23 |
Yes |
T20,T30,T23 |
OUTPUT |
intr_rx_break_err_o |
Yes |
Yes |
T22,T30,T23 |
Yes |
T22,T30,T23 |
OUTPUT |
intr_rx_timeout_o |
Yes |
Yes |
T20,T23 |
Yes |
T20,T23 |
OUTPUT |
intr_rx_parity_err_o |
Yes |
Yes |
T22,T30,T23 |
Yes |
T22,T30,T23 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart2
| Total | Covered | Percent |
Totals |
39 |
37 |
94.87 |
Total Bits |
304 |
300 |
98.68 |
Total Bits 0->1 |
152 |
150 |
98.68 |
Total Bits 1->0 |
152 |
150 |
98.68 |
| | | |
Ports |
39 |
37 |
94.87 |
Port Bits |
304 |
300 |
98.68 |
Port Bits 0->1 |
152 |
150 |
98.68 |
Port Bits 1->0 |
152 |
150 |
98.68 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
rst_ni |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[5:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[16:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[17] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[29:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T14,T17,T18 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
T15,T16,T17 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T11,T32,T31 |
Yes |
T11,T32,T31 |
INPUT |
alert_rx_i[0].ping_n |
No |
No |
|
No |
|
INPUT |
alert_rx_i[0].ping_p |
No |
No |
|
No |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T11,T32,T31 |
Yes |
T11,T32,T31 |
OUTPUT |
cio_rx_i |
Yes |
Yes |
T46,T1,T2 |
Yes |
T46,T1,T2 |
INPUT |
cio_tx_o |
Yes |
Yes |
T12,T19,T32 |
Yes |
T12,T19,T32 |
OUTPUT |
cio_tx_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
intr_tx_watermark_o |
Yes |
Yes |
T20,T22,T30 |
Yes |
T20,T22,T30 |
OUTPUT |
intr_rx_watermark_o |
Yes |
Yes |
T20,T23 |
Yes |
T20,T23 |
OUTPUT |
intr_tx_empty_o |
Yes |
Yes |
T20,T30 |
Yes |
T20,T30 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T20,T22 |
Yes |
T20,T22 |
OUTPUT |
intr_rx_frame_err_o |
Yes |
Yes |
T20,T23,T21 |
Yes |
T20,T23,T21 |
OUTPUT |
intr_rx_break_err_o |
Yes |
Yes |
T30,T23,T21 |
Yes |
T30,T23,T21 |
OUTPUT |
intr_rx_timeout_o |
Yes |
Yes |
T67,T22,T30 |
Yes |
T67,T22,T30 |
OUTPUT |
intr_rx_parity_err_o |
Yes |
Yes |
T22,T23 |
Yes |
T22,T23 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_uart3
| Total | Covered | Percent |
Totals |
39 |
37 |
94.87 |
Total Bits |
306 |
302 |
98.69 |
Total Bits 0->1 |
153 |
151 |
98.69 |
Total Bits 1->0 |
153 |
151 |
98.69 |
| | | |
Ports |
39 |
37 |
94.87 |
Port Bits |
306 |
302 |
98.69 |
Port Bits 0->1 |
153 |
151 |
98.69 |
Port Bits 1->0 |
153 |
151 |
98.69 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
rst_ni |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[5:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[15:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[17:16] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[29:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T14,T17,T18 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T15,T16,T17 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
T15,T16,T18 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T14,*T15,*T16 |
Yes |
T14,T15,T16 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T14,T15,T16 |
Yes |
T14,T15,T16 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T11,T12,T19 |
Yes |
T11,T12,T19 |
INPUT |
alert_rx_i[0].ping_n |
No |
No |
|
No |
|
INPUT |
alert_rx_i[0].ping_p |
No |
No |
|
No |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T11,T12,T19 |
Yes |
T11,T12,T19 |
OUTPUT |
cio_rx_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
cio_tx_o |
Yes |
Yes |
T13,T19,T32 |
Yes |
T13,T19,T32 |
OUTPUT |
cio_tx_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
intr_tx_watermark_o |
Yes |
Yes |
T20,T22,T30 |
Yes |
T20,T22,T30 |
OUTPUT |
intr_rx_watermark_o |
Yes |
Yes |
T20,T22,T30 |
Yes |
T20,T22,T30 |
OUTPUT |
intr_tx_empty_o |
Yes |
Yes |
T20,T22,T23 |
Yes |
T20,T22,T23 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T23 |
Yes |
T23 |
OUTPUT |
intr_rx_frame_err_o |
Yes |
Yes |
T20,T22,T21 |
Yes |
T20,T22,T21 |
OUTPUT |
intr_rx_break_err_o |
Yes |
Yes |
T20,T22,T21 |
Yes |
T20,T22,T21 |
OUTPUT |
intr_rx_timeout_o |
Yes |
Yes |
T20,T67,T22 |
Yes |
T20,T67,T22 |
OUTPUT |
intr_rx_parity_err_o |
Yes |
Yes |
T20,T22,T21 |
Yes |
T20,T22,T21 |
OUTPUT |
*Tests covering at least one bit in the range