SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
97.08 | 97.08 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.top_earlgrey.u_rom_ctrl | 99.78 | 99.78 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.78 | 99.78 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.78 | 99.78 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
84.80 | 70.25 | 84.16 | 100.00 | top_earlgrey |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 65 | 58 | 89.23 |
Total Bits | 2808 | 2726 | 97.08 |
Total Bits 0->1 | 1404 | 1363 | 97.08 |
Total Bits 1->0 | 1404 | 1363 | 97.08 |
Ports | 65 | 58 | 89.23 |
Port Bits | 2808 | 2726 | 97.08 |
Port Bits 0->1 | 1404 | 1363 | 97.08 |
Port Bits 1->0 | 1404 | 1363 | 97.08 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT |
rst_ni | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT |
rom_cfg_i.cfg[3:0] | No | No | No | INPUT | ||
rom_cfg_i.cfg_en | No | No | No | INPUT | ||
rom_tl_i.d_ready | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_i.a_user.data_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_i.a_user.instr_type[3:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
rom_tl_i.a_data[31:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_i.a_mask[3:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_i.a_address[15:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_i.a_address[31:16] | Unreachable | Unreachable | Unreachable | INPUT | ||
rom_tl_i.a_source[5:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
rom_tl_i.a_size[1:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
rom_tl_i.a_opcode[2:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_i.a_valid | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
rom_tl_o.a_ready | Yes | Yes | T14,T17,T18 | Yes | T14,T15,T16 | OUTPUT |
rom_tl_o.d_error | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
rom_tl_o.d_user.data_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
rom_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
rom_tl_o.d_data[31:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
rom_tl_o.d_sink | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
rom_tl_o.d_source[5:0] | Yes | Yes | *T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
rom_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
rom_tl_o.d_size[1:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
rom_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
rom_tl_o.d_opcode[0] | Yes | Yes | *T14,*T15,*T16 | Yes | T14,T15,T16 | OUTPUT |
rom_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
rom_tl_o.d_valid | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
regs_tl_i.d_ready | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_data[31:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_mask[3:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_address[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_address[16:7] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_address[20:17] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_address[23:21] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_address[24] | Yes | Yes | *T14,*T15,*T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_address[30] | Yes | Yes | *T14,*T15,*T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_source[5:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_size[1:0] | Yes | Yes | T15,T16,T17 | Yes | T15,T16,T17 | INPUT |
regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
regs_tl_i.a_opcode[2:0] | Yes | Yes | T15,T16,T17 | Yes | T15,T16,T17 | INPUT |
regs_tl_i.a_valid | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT |
regs_tl_o.a_ready | Yes | Yes | T14,T17,T18 | Yes | T14,T15,T16 | OUTPUT |
regs_tl_o.d_error | Yes | Yes | T14,T15,T16 | Yes | T15,T16,T17 | OUTPUT |
regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
regs_tl_o.d_data[31:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
regs_tl_o.d_sink | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
regs_tl_o.d_source[5:0] | Yes | Yes | T15,T16,T18 | Yes | T14,T15,T16 | OUTPUT |
regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
regs_tl_o.d_size[1:0] | Yes | Yes | T15,T16,T17 | Yes | T15,T16,T17 | OUTPUT |
regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
regs_tl_o.d_opcode[0] | Yes | Yes | *T14,*T15,*T16 | Yes | T15,T16,T18 | OUTPUT |
regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
regs_tl_o.d_valid | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
alert_rx_i[0].ack_n | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT |
alert_rx_i[0].ack_p | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT |
alert_rx_i[0].ping_n | No | No | No | INPUT | ||
alert_rx_i[0].ping_p | No | No | No | INPUT | ||
alert_tx_o[0].alert_n | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT |
alert_tx_o[0].alert_p | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT |
pwrmgr_data_o.good[3:0] | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT |
pwrmgr_data_o.done[3:0] | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT |
keymgr_data_o.valid | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT |
keymgr_data_o.data[255:0] | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT |
kmac_data_i.error | No | No | No | INPUT | ||
kmac_data_i.digest_share1[383:0] | Yes | Yes | T12,T13,T32 | Yes | T12,T13,T32 | INPUT |
kmac_data_i.digest_share0[383:0] | Yes | Yes | T11,T39,T40 | Yes | T11,T39,T40 | INPUT |
kmac_data_i.done | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT |
kmac_data_i.ready | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT |
kmac_data_o.last | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT |
kmac_data_o.strb[7:0] | No | No | No | OUTPUT | ||
kmac_data_o.data[38:0] | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT |
kmac_data_o.data[63:39] | No | No | No | OUTPUT | ||
kmac_data_o.valid | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 62 | 59 | 95.16 |
Total Bits | 2732 | 2726 | 99.78 |
Total Bits 0->1 | 1366 | 1363 | 99.78 |
Total Bits 1->0 | 1366 | 1363 | 99.78 |
Ports | 62 | 59 | 95.16 |
Port Bits | 2732 | 2726 | 99.78 |
Port Bits 0->1 | 1366 | 1363 | 99.78 |
Port Bits 1->0 | 1366 | 1363 | 99.78 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
clk_i | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT | |
rst_ni | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT | |
rom_cfg_i.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
rom_cfg_i.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
rom_tl_i.d_ready | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_i.a_user.data_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_i.a_user.instr_type[3:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
rom_tl_i.a_data[31:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_i.a_mask[3:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_i.a_address[15:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_i.a_address[31:16] | Unreachable | Unreachable | Unreachable | INPUT | |||
rom_tl_i.a_source[5:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
rom_tl_i.a_size[1:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
rom_tl_i.a_opcode[2:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_i.a_valid | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
rom_tl_o.a_ready | Yes | Yes | T14,T17,T18 | Yes | T14,T15,T16 | OUTPUT | |
rom_tl_o.d_error | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
rom_tl_o.d_user.data_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
rom_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
rom_tl_o.d_data[31:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
rom_tl_o.d_sink | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
rom_tl_o.d_source[5:0] | Yes | Yes | *T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
rom_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
rom_tl_o.d_size[1:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
rom_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
rom_tl_o.d_opcode[0] | Yes | Yes | *T14,*T15,*T16 | Yes | T14,T15,T16 | OUTPUT | |
rom_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
rom_tl_o.d_valid | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
regs_tl_i.d_ready | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_data[31:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_mask[3:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_address[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_address[16:7] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_address[20:17] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_address[23:21] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_address[24] | Yes | Yes | *T14,*T15,*T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_address[30] | Yes | Yes | *T14,*T15,*T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_source[5:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_size[1:0] | Yes | Yes | T15,T16,T17 | Yes | T15,T16,T17 | INPUT | |
regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
regs_tl_i.a_opcode[2:0] | Yes | Yes | T15,T16,T17 | Yes | T15,T16,T17 | INPUT | |
regs_tl_i.a_valid | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | INPUT | |
regs_tl_o.a_ready | Yes | Yes | T14,T17,T18 | Yes | T14,T15,T16 | OUTPUT | |
regs_tl_o.d_error | Yes | Yes | T14,T15,T16 | Yes | T15,T16,T17 | OUTPUT | |
regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
regs_tl_o.d_data[31:0] | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
regs_tl_o.d_sink | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
regs_tl_o.d_source[5:0] | Yes | Yes | T15,T16,T18 | Yes | T14,T15,T16 | OUTPUT | |
regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
regs_tl_o.d_size[1:0] | Yes | Yes | T15,T16,T17 | Yes | T15,T16,T17 | OUTPUT | |
regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
regs_tl_o.d_opcode[0] | Yes | Yes | *T14,*T15,*T16 | Yes | T15,T16,T18 | OUTPUT | |
regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
regs_tl_o.d_valid | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
alert_rx_i[0].ack_n | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT | |
alert_rx_i[0].ack_p | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT | |
alert_rx_i[0].ping_n | No | No | No | INPUT | |||
alert_rx_i[0].ping_p | No | No | No | INPUT | |||
alert_tx_o[0].alert_n | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT | |
alert_tx_o[0].alert_p | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT | |
pwrmgr_data_o.good[3:0] | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT | |
pwrmgr_data_o.done[3:0] | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT | |
keymgr_data_o.valid | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT | |
keymgr_data_o.data[255:0] | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT | |
kmac_data_i.error | No | No | No | INPUT | |||
kmac_data_i.digest_share1[383:0] | Yes | Yes | T12,T13,T32 | Yes | T12,T13,T32 | INPUT | |
kmac_data_i.digest_share0[383:0] | Yes | Yes | T11,T39,T40 | Yes | T11,T39,T40 | INPUT | |
kmac_data_i.done | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT | |
kmac_data_i.ready | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | INPUT | |
kmac_data_o.last | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT | |
kmac_data_o.strb[7:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] rom_ctrl -> KMAC app intf: Tied off data and strobe bits. | ||
kmac_data_o.data[38:0] | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT | |
kmac_data_o.data[63:39] | Excluded | Excluded | Excluded | OUTPUT | [UNR] rom_ctrl -> KMAC app intf: Tied off data and strobe bits. | ||
kmac_data_o.valid | Yes | Yes | T11,T12,T13 | Yes | T11,T12,T13 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |