Toggle Coverage for Module :
i2c
| Total | Covered | Percent |
Totals |
48 |
46 |
95.83 |
Total Bits |
328 |
324 |
98.78 |
Total Bits 0->1 |
164 |
162 |
98.78 |
Total Bits 1->0 |
164 |
162 |
98.78 |
| | | |
Ports |
48 |
46 |
95.83 |
Port Bits |
328 |
324 |
98.78 |
Port Bits 0->1 |
164 |
162 |
98.78 |
Port Bits 1->0 |
164 |
162 |
98.78 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[6:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.a_address[15:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[17:16] |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
tl_i.a_address[18] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[19] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T4,*T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T4,*T5,*T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T4,T5,T15 |
Yes |
T4,T5,T15 |
INPUT |
alert_rx_i[0].ping_n |
No |
No |
|
No |
|
INPUT |
alert_rx_i[0].ping_p |
No |
No |
|
No |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T4,T5,T15 |
Yes |
T4,T5,T15 |
OUTPUT |
cio_scl_i |
Yes |
Yes |
T54,T107,T7 |
Yes |
T54,T107,T7 |
INPUT |
cio_scl_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_scl_en_o |
Yes |
Yes |
T4,T5,T14 |
Yes |
T4,T5,T14 |
OUTPUT |
cio_sda_i |
Yes |
Yes |
T29,T45,T32 |
Yes |
T29,T45,T32 |
INPUT |
cio_sda_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_sda_en_o |
Yes |
Yes |
T4,T5,T16 |
Yes |
T4,T5,T16 |
OUTPUT |
intr_fmt_threshold_o |
Yes |
Yes |
T14,T45,T32 |
Yes |
T14,T45,T32 |
OUTPUT |
intr_rx_threshold_o |
Yes |
Yes |
T14,T22,T20 |
Yes |
T14,T22,T20 |
OUTPUT |
intr_fmt_overflow_o |
Yes |
Yes |
T14,T21,T22 |
Yes |
T14,T21,T22 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T14,T19,T21 |
Yes |
T14,T19,T21 |
OUTPUT |
intr_nak_o |
Yes |
Yes |
T22,T20 |
Yes |
T22,T20 |
OUTPUT |
intr_scl_interference_o |
Yes |
Yes |
T14,T21,T22 |
Yes |
T14,T21,T22 |
OUTPUT |
intr_sda_interference_o |
Yes |
Yes |
T5,T15,T16 |
Yes |
T5,T15,T16 |
OUTPUT |
intr_stretch_timeout_o |
Yes |
Yes |
T14,T21,T22 |
Yes |
T14,T21,T22 |
OUTPUT |
intr_sda_unstable_o |
Yes |
Yes |
T19,T21,T22 |
Yes |
T19,T21,T22 |
OUTPUT |
intr_cmd_complete_o |
Yes |
Yes |
T14,T21,T22 |
Yes |
T14,T21,T22 |
OUTPUT |
intr_tx_stretch_o |
Yes |
Yes |
T14,T19,T21 |
Yes |
T14,T19,T21 |
OUTPUT |
intr_tx_overflow_o |
Yes |
Yes |
T21,T22 |
Yes |
T21,T22 |
OUTPUT |
intr_acq_full_o |
Yes |
Yes |
T14,T21,T20 |
Yes |
T14,T21,T20 |
OUTPUT |
intr_unexp_stop_o |
Yes |
Yes |
T14,T21,T22 |
Yes |
T14,T21,T22 |
OUTPUT |
intr_host_timeout_o |
Yes |
Yes |
T19,T21,T22 |
Yes |
T19,T21,T22 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c1
| Total | Covered | Percent |
Totals |
48 |
43 |
89.58 |
Total Bits |
326 |
316 |
96.93 |
Total Bits 0->1 |
163 |
158 |
96.93 |
Total Bits 1->0 |
163 |
158 |
96.93 |
| | | |
Ports |
48 |
43 |
89.58 |
Port Bits |
326 |
316 |
96.93 |
Port Bits 0->1 |
163 |
158 |
96.93 |
Port Bits 1->0 |
163 |
158 |
96.93 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[6:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.a_address[15:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[16] |
Yes |
Yes |
*T3,*T4,*T5 |
Yes |
T3,T4,T5 |
INPUT |
tl_i.a_address[18:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[19] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T4,*T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T4,*T5,*T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T4,T15,T16 |
Yes |
T4,T15,T16 |
INPUT |
alert_rx_i[0].ping_n |
No |
No |
|
No |
|
INPUT |
alert_rx_i[0].ping_p |
No |
No |
|
No |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T4,T15,T16 |
Yes |
T4,T15,T16 |
OUTPUT |
cio_scl_i |
Yes |
Yes |
T107,T7,T8 |
Yes |
T107,T7,T8 |
INPUT |
cio_scl_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_scl_en_o |
Yes |
Yes |
T5,T14,T15 |
Yes |
T5,T14,T15 |
OUTPUT |
cio_sda_i |
Yes |
Yes |
T108,T20,T7 |
Yes |
T108,T20,T7 |
INPUT |
cio_sda_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_sda_en_o |
Yes |
Yes |
T4,T16,T29 |
Yes |
T4,T16,T29 |
OUTPUT |
intr_fmt_threshold_o |
Yes |
Yes |
T45,T46,T19 |
Yes |
T45,T46,T19 |
OUTPUT |
intr_rx_threshold_o |
No |
No |
|
No |
|
OUTPUT |
intr_fmt_overflow_o |
No |
No |
|
No |
|
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T19 |
Yes |
T19 |
OUTPUT |
intr_nak_o |
Yes |
Yes |
T20 |
Yes |
T20 |
OUTPUT |
intr_scl_interference_o |
Yes |
Yes |
T14,T22,T20 |
Yes |
T14,T22,T20 |
OUTPUT |
intr_sda_interference_o |
Yes |
Yes |
T5,T15,T29 |
Yes |
T5,T15,T29 |
OUTPUT |
intr_stretch_timeout_o |
Yes |
Yes |
T21,T22 |
Yes |
T21,T22 |
OUTPUT |
intr_sda_unstable_o |
No |
No |
|
No |
|
OUTPUT |
intr_cmd_complete_o |
Yes |
Yes |
T14,T21,T22 |
Yes |
T14,T21,T22 |
OUTPUT |
intr_tx_stretch_o |
Yes |
Yes |
T22,T20 |
Yes |
T22,T20 |
OUTPUT |
intr_tx_overflow_o |
Yes |
Yes |
T21,T22 |
Yes |
T21,T22 |
OUTPUT |
intr_acq_full_o |
Yes |
Yes |
T21,T20 |
Yes |
T21,T20 |
OUTPUT |
intr_unexp_stop_o |
Yes |
Yes |
T14,T21 |
Yes |
T14,T21 |
OUTPUT |
intr_host_timeout_o |
Yes |
Yes |
T19 |
Yes |
T19 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c0
| Total | Covered | Percent |
Totals |
48 |
44 |
91.67 |
Total Bits |
324 |
316 |
97.53 |
Total Bits 0->1 |
162 |
158 |
97.53 |
Total Bits 1->0 |
162 |
158 |
97.53 |
| | | |
Ports |
48 |
44 |
91.67 |
Port Bits |
324 |
316 |
97.53 |
Port Bits 0->1 |
162 |
158 |
97.53 |
Port Bits 1->0 |
162 |
158 |
97.53 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[6:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.a_address[18:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[19] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T4,*T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T4,*T5,*T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T5,T15,T16 |
Yes |
T5,T15,T16 |
INPUT |
alert_rx_i[0].ping_n |
No |
No |
|
No |
|
INPUT |
alert_rx_i[0].ping_p |
No |
No |
|
No |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T5,T15,T16 |
Yes |
T5,T15,T16 |
OUTPUT |
cio_scl_i |
Yes |
Yes |
T54,T7,T8 |
Yes |
T54,T7,T8 |
INPUT |
cio_scl_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_scl_en_o |
Yes |
Yes |
T4,T5,T16 |
Yes |
T4,T5,T16 |
OUTPUT |
cio_sda_i |
Yes |
Yes |
T29,T45,T32 |
Yes |
T29,T45,T32 |
INPUT |
cio_sda_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_sda_en_o |
Yes |
Yes |
T4,T5,T29 |
Yes |
T4,T5,T29 |
OUTPUT |
intr_fmt_threshold_o |
Yes |
Yes |
T14,T45,T32 |
Yes |
T14,T45,T32 |
OUTPUT |
intr_rx_threshold_o |
Yes |
Yes |
T14,T22 |
Yes |
T14,T22 |
OUTPUT |
intr_fmt_overflow_o |
Yes |
Yes |
T21 |
Yes |
T21 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T14,T21,T20 |
Yes |
T14,T21,T20 |
OUTPUT |
intr_nak_o |
Yes |
Yes |
T22 |
Yes |
T22 |
OUTPUT |
intr_scl_interference_o |
Yes |
Yes |
T21,T20 |
Yes |
T21,T20 |
OUTPUT |
intr_sda_interference_o |
Yes |
Yes |
T16,T29,T47 |
Yes |
T16,T29,T47 |
OUTPUT |
intr_stretch_timeout_o |
No |
No |
|
No |
|
OUTPUT |
intr_sda_unstable_o |
Yes |
Yes |
T21,T22,T20 |
Yes |
T21,T22,T20 |
OUTPUT |
intr_cmd_complete_o |
Yes |
Yes |
T21 |
Yes |
T21 |
OUTPUT |
intr_tx_stretch_o |
Yes |
Yes |
T14,T19,T20 |
Yes |
T14,T19,T20 |
OUTPUT |
intr_tx_overflow_o |
No |
No |
|
No |
|
OUTPUT |
intr_acq_full_o |
Yes |
Yes |
T14,T20 |
Yes |
T14,T20 |
OUTPUT |
intr_unexp_stop_o |
Yes |
Yes |
T14,T21,T20 |
Yes |
T14,T21,T20 |
OUTPUT |
intr_host_timeout_o |
Yes |
Yes |
T19,T21 |
Yes |
T19,T21 |
OUTPUT |
*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c2
| Total | Covered | Percent |
Totals |
48 |
45 |
93.75 |
Total Bits |
326 |
320 |
98.16 |
Total Bits 0->1 |
163 |
160 |
98.16 |
Total Bits 1->0 |
163 |
160 |
98.16 |
| | | |
Ports |
48 |
45 |
93.75 |
Port Bits |
326 |
320 |
98.16 |
Port Bits 0->1 |
163 |
160 |
98.16 |
Port Bits 1->0 |
163 |
160 |
98.16 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[6:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.a_address[16:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[17] |
Yes |
Yes |
*T3,*T4,*T5 |
Yes |
T3,T4,T5 |
INPUT |
tl_i.a_address[18] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[19] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[29:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T4,*T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T11,T12,T13 |
Yes |
T11,T12,T13 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T4,*T5,*T11 |
Yes |
T4,T5,T11 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T4,T5,T11 |
Yes |
T4,T5,T11 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T4,T5,T15 |
Yes |
T4,T5,T15 |
INPUT |
alert_rx_i[0].ping_n |
No |
No |
|
No |
|
INPUT |
alert_rx_i[0].ping_p |
No |
No |
|
No |
|
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T4,T5,T15 |
Yes |
T4,T5,T15 |
OUTPUT |
cio_scl_i |
Yes |
Yes |
T7,T8,T9 |
Yes |
T7,T8,T9 |
INPUT |
cio_scl_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_scl_en_o |
Yes |
Yes |
T5,T15,T16 |
Yes |
T5,T15,T16 |
OUTPUT |
cio_sda_i |
Yes |
Yes |
T19,T7,T8 |
Yes |
T19,T7,T8 |
INPUT |
cio_sda_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_sda_en_o |
Yes |
Yes |
T5,T16,T18 |
Yes |
T5,T16,T18 |
OUTPUT |
intr_fmt_threshold_o |
Yes |
Yes |
T32,T54,T21 |
Yes |
T32,T54,T21 |
OUTPUT |
intr_rx_threshold_o |
Yes |
Yes |
T20 |
Yes |
T20 |
OUTPUT |
intr_fmt_overflow_o |
Yes |
Yes |
T14,T21,T22 |
Yes |
T14,T21,T22 |
OUTPUT |
intr_rx_overflow_o |
Yes |
Yes |
T21 |
Yes |
T21 |
OUTPUT |
intr_nak_o |
Yes |
Yes |
T22 |
Yes |
T22 |
OUTPUT |
intr_scl_interference_o |
Yes |
Yes |
T21,T22,T20 |
Yes |
T21,T22,T20 |
OUTPUT |
intr_sda_interference_o |
Yes |
Yes |
T18,T32,T46 |
Yes |
T18,T32,T46 |
OUTPUT |
intr_stretch_timeout_o |
Yes |
Yes |
T14 |
Yes |
T14 |
OUTPUT |
intr_sda_unstable_o |
Yes |
Yes |
T19,T21,T22 |
Yes |
T19,T21,T22 |
OUTPUT |
intr_cmd_complete_o |
Yes |
Yes |
T21 |
Yes |
T21 |
OUTPUT |
intr_tx_stretch_o |
Yes |
Yes |
T19,T21,T20 |
Yes |
T19,T21,T20 |
OUTPUT |
intr_tx_overflow_o |
No |
No |
|
No |
|
OUTPUT |
intr_acq_full_o |
Yes |
Yes |
T20 |
Yes |
T20 |
OUTPUT |
intr_unexp_stop_o |
Yes |
Yes |
T22,T20 |
Yes |
T22,T20 |
OUTPUT |
intr_host_timeout_o |
Yes |
Yes |
T19,T21,T22 |
Yes |
T19,T21,T22 |
OUTPUT |
*Tests covering at least one bit in the range