Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : keymgr
SCORELINECONDTOGGLEFSMBRANCHASSERT
63.05 63.05

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_keymgr_0.1/rtl/keymgr.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_keymgr 63.05 63.05



Module Instance : tb.dut.top_earlgrey.u_keymgr

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
63.05 63.05


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
63.05 63.05


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
86.44 74.46 84.85 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : keymgr
TotalCoveredPercent
Totals 72 46 63.89
Total Bits 10018 6316 63.05
Total Bits 0->1 5009 3158 63.05
Total Bits 1->0 5009 3158 63.05

Ports 72 46 63.89
Port Bits 10018 6316 63.05
Port Bits 0->1 5009 3158 63.05
Port Bits 1->0 5009 3158 63.05

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_shadowed_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clk_edn_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_edn_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T4,T5,T11 Yes T4,T5,T11 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T4,T5,T11 Yes T4,T5,T11 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T4,T5,T11 Yes T4,T5,T11 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T4,T5,T11 Yes T4,T5,T11 INPUT
tl_i.a_mask[3:0] Yes Yes T4,T5,T11 Yes T4,T5,T11 INPUT
tl_i.a_address[7:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_address[17:8] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18] Yes Yes *T4,*T5,*T11 Yes T4,T5,T11 INPUT
tl_i.a_address[19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[20] Yes Yes *T4,*T5,*T11 Yes T4,T5,T11 INPUT
tl_i.a_address[23:21] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[24] Yes Yes *T4,*T5,*T11 Yes T4,T5,T11 INPUT
tl_i.a_address[29:25] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T4,*T5,*T11 Yes T4,T5,T11 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T4,*T5,T11 Yes T4,T5,T11 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_valid Yes Yes T4,T5,T11 Yes T4,T5,T11 INPUT
tl_o.a_ready Yes Yes T4,T5,T11 Yes T4,T5,T11 OUTPUT
tl_o.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T4,T5,T11 Yes T4,T5,T11 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T4,T5,T11 Yes T4,T5,T11 OUTPUT
tl_o.d_data[31:0] Yes Yes T4,T5,T11 Yes T4,T5,T11 OUTPUT
tl_o.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_o.d_source[5:0] Yes Yes *T4,*T5,T11 Yes T4,T5,T11 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T4,*T5,*T11 Yes T4,T5,T11 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T4,T5,T11 Yes T4,T5,T11 OUTPUT
aes_key_o.key[1:0][255:0] Yes Yes T4,T14,T15 Yes T4,T14,T15 OUTPUT
aes_key_o.valid No No No OUTPUT
kmac_key_o.key[1:0][255:0] Yes Yes T4,T14,T15 Yes T4,T14,T15 OUTPUT
kmac_key_o.valid No No No OUTPUT
otbn_key_o.key[1:0][383:0] Yes Yes T4,T5,T14 Yes T4,T5,T14 OUTPUT
otbn_key_o.valid No No No OUTPUT
kmac_data_o.last No No No OUTPUT
kmac_data_o.strb[7:0] No No No OUTPUT
kmac_data_o.data[63:0] Yes Yes T4,T5,T14 Yes T4,T5,T14 OUTPUT
kmac_data_o.valid No No No OUTPUT
kmac_data_i.error No No No INPUT
kmac_data_i.digest_share1[383:0] No No No INPUT
kmac_data_i.digest_share0[383:0] No No No INPUT
kmac_data_i.done No No No INPUT
kmac_data_i.ready No No No INPUT
kmac_en_masking_i Unreachable Unreachable Unreachable INPUT
lc_keymgr_en_i[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
lc_keymgr_div_i[19:0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
lc_keymgr_div_i[20] Unreachable Unreachable Unreachable INPUT
lc_keymgr_div_i[51:21] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
lc_keymgr_div_i[52] Unreachable Unreachable Unreachable INPUT
lc_keymgr_div_i[73:53] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
lc_keymgr_div_i[74] Unreachable Unreachable Unreachable INPUT
lc_keymgr_div_i[78:75] Yes Yes *T33,*T43,*T34 Yes T33,T43,T34 INPUT
lc_keymgr_div_i[80:79] Unreachable Unreachable Unreachable INPUT
lc_keymgr_div_i[92:81] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
lc_keymgr_div_i[93] Unreachable Unreachable Unreachable INPUT
lc_keymgr_div_i[114:94] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
lc_keymgr_div_i[115] Unreachable Unreachable Unreachable INPUT
lc_keymgr_div_i[127:116] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
otp_key_i.owner_seed_valid No No No INPUT
otp_key_i.owner_seed[255:0] No No No INPUT
otp_key_i.creator_seed_valid No No No INPUT
otp_key_i.creator_seed[255:0] No No No INPUT
otp_key_i.creator_root_key_share1_valid No No No INPUT
otp_key_i.creator_root_key_share1[255:0] Yes Yes T2,T38,T14 Yes T2,T38,T14 INPUT
otp_key_i.creator_root_key_share0_valid No No No INPUT
otp_key_i.creator_root_key_share0[255:0] Yes Yes T2,T4,T5 Yes T2,T4,T5 INPUT
otp_device_id_i[255:0] Yes Yes T1,T3,T5 Yes T1,T3,T5 INPUT
flash_i.seeds[1:0][255:0] No No No INPUT
edn_o.edn_req No No No OUTPUT
edn_i.edn_bus[31:0] No No No INPUT
edn_i.edn_fips No No No INPUT
edn_i.edn_ack No No No INPUT
rom_digest_i.valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rom_digest_i.data[255:0] Yes Yes T1,T3,T4 Yes T1,T3,T4 INPUT
intr_op_done_o Yes Yes T22,T20 Yes T22,T20 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T5,T14,T16 Yes T5,T14,T16 INPUT
alert_rx_i[0].ping_n No No No INPUT
alert_rx_i[0].ping_p No No No INPUT
alert_rx_i[1].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[1].ack_p Yes Yes T5,T16,T29 Yes T5,T16,T29 INPUT
alert_rx_i[1].ping_n No No No INPUT
alert_rx_i[1].ping_p No No No INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T5,T14,T16 Yes T5,T14,T16 OUTPUT
alert_tx_o[1].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[1].alert_p Yes Yes T5,T16,T29 Yes T5,T16,T29 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%