Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : aes
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.38 93.38

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_aes_1.0/rtl/aes.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_aes 93.38 93.38



Module Instance : tb.dut.top_earlgrey.u_aes

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.38 93.38


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.38 93.38


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
86.44 74.46 84.85 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : aes
TotalCoveredPercent
Totals 46 36 78.26
Total Bits 1420 1326 93.38
Total Bits 0->1 710 663 93.38
Total Bits 1->0 710 663 93.38

Ports 46 36 78.26
Port Bits 1420 1326 93.38
Port Bits 0->1 710 663 93.38
Port Bits 1->0 710 663 93.38

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_shadowed_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
idle_o[3:0] No No No OUTPUT
lc_escalate_en_i[3:0] No No No INPUT
clk_edn_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_edn_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
edn_o.edn_req Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
edn_i.edn_bus[31:0] No No No INPUT
edn_i.edn_fips No No No INPUT
edn_i.edn_ack No No No INPUT
keymgr_key_i.key[1:0][255:0] Yes Yes T4,T14,T15 Yes T4,T14,T15 INPUT
keymgr_key_i.valid No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_address[7:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_address[19:8] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[20] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_i.a_address[23:21] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[24] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_i.a_address[29:25] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_i.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_o.a_ready Yes Yes T11,T12,T30 Yes T11,T12,T13 OUTPUT
tl_o.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_o.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_o.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_o.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T14,T15,T29 Yes T14,T15,T29 INPUT
alert_rx_i[0].ping_n No No No INPUT
alert_rx_i[0].ping_p No No No INPUT
alert_rx_i[1].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[1].ack_p Yes Yes T14,T29,T45 Yes T14,T29,T45 INPUT
alert_rx_i[1].ping_n No No No INPUT
alert_rx_i[1].ping_p No No No INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T14,T15,T29 Yes T14,T15,T29 OUTPUT
alert_tx_o[1].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[1].alert_p Yes Yes T14,T29,T45 Yes T14,T29,T45 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%