Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T16,T18 |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T17 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T16,T18 |
1 | 0 | Covered | T15,T16,T17 |
1 | 1 | Covered | T15,T16,T18 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
510562873 |
13262 |
0 |
0 |
T15 |
7308919 |
277 |
0 |
0 |
T16 |
7737081 |
297 |
0 |
0 |
T17 |
13460858 |
542 |
0 |
0 |
T18 |
1299135 |
49 |
0 |
0 |
T24 |
15715401 |
511 |
0 |
0 |
T27 |
7924242 |
343 |
0 |
0 |
T35 |
695253 |
24 |
0 |
0 |
T39 |
8560855 |
263 |
0 |
0 |
T43 |
1047064 |
49 |
0 |
0 |
T49 |
1179391 |
49 |
0 |
0 |
T50 |
244824 |
12 |
0 |
0 |
T51 |
8428732 |
249 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531404879 |
13265 |
0 |
0 |
T15 |
7634951 |
278 |
0 |
0 |
T16 |
8067092 |
297 |
0 |
0 |
T17 |
14011678 |
542 |
0 |
0 |
T18 |
1351716 |
49 |
0 |
0 |
T24 |
16358333 |
511 |
0 |
0 |
T27 |
8248257 |
343 |
0 |
0 |
T35 |
695253 |
24 |
0 |
0 |
T39 |
8910879 |
263 |
0 |
0 |
T43 |
1089238 |
49 |
0 |
0 |
T49 |
1227244 |
49 |
0 |
0 |
T50 |
244824 |
12 |
0 |
0 |
T51 |
8788496 |
249 |
0 |
0 |