Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : xbar_main
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_top_earlgrey_xbar_main_0.1/rtl/autogen/xbar_main.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_xbar_main 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_xbar_main

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
79.60 53.96 84.85 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : xbar_main
TotalCoveredPercent
Totals 550 550 100.00
Total Bits 6824 6824 100.00
Total Bits 0->1 3412 3412 100.00
Total Bits 1->0 3412 3412 100.00

Ports 550 550 100.00
Port Bits 6824 6824 100.00
Port Bits 0->1 3412 3412 100.00
Port Bits 1->0 3412 3412 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_main_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clk_fixed_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clk_usb_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clk_spi_host0_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clk_spi_host1_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_main_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_fixed_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_usb_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_spi_host0_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_spi_host1_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_core_ibex__corei_i.d_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__corei_i.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__corei_i.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__corei_i.a_user.instr_type[3:0] Yes Yes T11,T28,T29 Yes T11,T28,T29 INPUT
tl_rv_core_ibex__corei_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__corei_i.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__corei_i.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__corei_i.a_address[31:0] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__corei_i.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__corei_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__corei_i.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__corei_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__corei_i.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__corei_i.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__corei_o.a_ready Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__corei_o.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__corei_o.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_core_ibex__corei_o.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__corei_o.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rv_core_ibex__corei_o.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__corei_o.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__corei_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_core_ibex__corei_o.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__corei_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_core_ibex__corei_o.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 OUTPUT
tl_rv_core_ibex__corei_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_rv_core_ibex__corei_o.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cored_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_core_ibex__cored_i.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_core_ibex__cored_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_core_ibex__cored_i.a_user.instr_type[3:0] Yes Yes T12,T28,T30 Yes T12,T28,T30 INPUT
tl_rv_core_ibex__cored_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__cored_i.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_core_ibex__cored_i.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cored_i.a_address[31:0] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__cored_i.a_source[5:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_core_ibex__cored_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__cored_i.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cored_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__cored_i.a_opcode[2:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_core_ibex__cored_i.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_core_ibex__cored_o.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_core_ibex__cored_o.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cored_o.d_user.data_intg[6:0] Yes Yes T1,T2,T4 Yes T1,T2,T4 OUTPUT
tl_rv_core_ibex__cored_o.d_user.rsp_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_core_ibex__cored_o.d_data[31:0] Yes Yes T1,T2,T4 Yes T1,T2,T4 OUTPUT
tl_rv_core_ibex__cored_o.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cored_o.d_source[5:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_core_ibex__cored_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_core_ibex__cored_o.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cored_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_core_ibex__cored_o.d_opcode[0] Yes Yes *T1,*T2,*T4 Yes T1,T2,T4 OUTPUT
tl_rv_core_ibex__cored_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_rv_core_ibex__cored_o.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_dm__sba_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_dm__sba_i.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_dm__sba_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_dm__sba_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_dm__sba_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_rv_dm__sba_i.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_dm__sba_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_dm__sba_i.a_address[31:0] Unreachable Unreachable Unreachable INPUT
tl_rv_dm__sba_i.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__sba_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_dm__sba_i.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__sba_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_dm__sba_i.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__sba_i.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_dm__sba_o.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_dm__sba_o.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__sba_o.d_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_dm__sba_o.d_user.rsp_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_dm__sba_o.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_dm__sba_o.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__sba_o.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__sba_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__sba_o.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__sba_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__sba_o.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_rv_dm__sba_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__sba_o.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_dm__regs_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_dm__regs_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__regs_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__regs_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__regs_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__regs_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__regs_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__regs_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__regs_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__regs_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__regs_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__regs_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__regs_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__regs_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__regs_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_rv_dm__regs_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__regs_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__regs_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__regs_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__regs_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__regs_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__regs_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_dm__regs_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__regs_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_dm__regs_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_rv_dm__regs_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rv_dm__regs_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__mem_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_dm__mem_o.a_user.data_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_dm__mem_o.a_user.cmd_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_dm__mem_o.a_user.instr_type[3:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_dm__mem_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__mem_o.a_data[31:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_dm__mem_o.a_mask[3:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_dm__mem_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__mem_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__mem_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__mem_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__mem_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_dm__mem_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_dm__mem_o.a_valid Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_dm__mem_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_dm__mem_i.d_error Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_dm__mem_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__mem_i.d_user.rsp_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_rv_dm__mem_i.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rv_dm__mem_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__mem_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__mem_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_dm__mem_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_dm__mem_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_dm__mem_i.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_rv_dm__mem_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rv_dm__mem_i.d_valid Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_rom_ctrl__rom_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rom_ctrl__rom_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rom_ctrl__rom_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rom_ctrl__rom_o.a_user.instr_type[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rom_ctrl__rom_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rom_ctrl__rom_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rom_ctrl__rom_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rom_ctrl__rom_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rom_ctrl__rom_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__rom_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rom_ctrl__rom_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__rom_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rom_ctrl__rom_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__rom_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_rom_ctrl__rom_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rom_ctrl__rom_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__rom_i.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_rom_ctrl__rom_i.d_user.rsp_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_rom_ctrl__rom_i.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_rom_ctrl__rom_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__rom_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__rom_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rom_ctrl__rom_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__rom_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rom_ctrl__rom_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__rom_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rom_ctrl__rom_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_rom_ctrl__regs_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rom_ctrl__regs_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__regs_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__regs_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__regs_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rom_ctrl__regs_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__regs_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__regs_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rom_ctrl__regs_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__regs_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rom_ctrl__regs_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__regs_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rom_ctrl__regs_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__regs_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rom_ctrl__regs_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_rom_ctrl__regs_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__regs_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__regs_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__regs_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__regs_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__regs_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__regs_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rom_ctrl__regs_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__regs_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rom_ctrl__regs_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_rom_ctrl__regs_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rom_ctrl__regs_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_peri_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_peri_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_peri_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_peri_o.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_peri_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_peri_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_peri_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_peri_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_peri_o.a_source[5:0] Yes Yes T1,T2,T4 Yes T1,T2,T4 OUTPUT
tl_peri_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_peri_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_peri_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_peri_o.a_opcode[2:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_peri_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_peri_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_peri_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_peri_i.d_user.data_intg[6:0] Yes Yes T1,T2,T4 Yes T1,T2,T4 INPUT
tl_peri_i.d_user.rsp_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_peri_i.d_data[31:0] Yes Yes T1,T2,T4 Yes T1,T2,T4 INPUT
tl_peri_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_peri_i.d_source[5:0] Yes Yes T1,T2,T4 Yes T1,T2,T4 INPUT
tl_peri_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_peri_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_peri_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_peri_i.d_opcode[0] Yes Yes *T1,*T2,*T4 Yes T1,T2,T4 INPUT
tl_peri_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_peri_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_spi_host0_o.d_ready Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host0_o.a_user.data_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host0_o.a_user.cmd_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host0_o.a_user.instr_type[3:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host0_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_host0_o.a_data[31:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host0_o.a_mask[3:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host0_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_host0_o.a_source[5:0] Yes Yes *T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host0_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_spi_host0_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_spi_host0_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_host0_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_spi_host0_o.a_valid Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host0_i.a_ready Yes Yes T1,T12,T13 Yes T1,T11,T12 INPUT
tl_spi_host0_i.d_error Yes Yes T11,T13,T14 Yes T11,T13,T14 INPUT
tl_spi_host0_i.d_user.data_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T13 INPUT
tl_spi_host0_i.d_user.rsp_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_spi_host0_i.d_data[31:0] Yes Yes T1,T11,T13 Yes T1,T11,T13 INPUT
tl_spi_host0_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_spi_host0_i.d_source[5:0] Yes Yes *T1,T11,*T12 Yes T1,T11,T13 INPUT
tl_spi_host0_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_spi_host0_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T13,T14 INPUT
tl_spi_host0_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_spi_host0_i.d_opcode[0] Yes Yes *T1,*T11,*T13 Yes T1,T11,T13 INPUT
tl_spi_host0_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_spi_host0_i.d_valid Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_spi_host1_o.d_ready Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host1_o.a_user.data_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host1_o.a_user.cmd_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host1_o.a_user.instr_type[3:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host1_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_host1_o.a_data[31:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host1_o.a_mask[3:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host1_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_host1_o.a_source[5:0] Yes Yes *T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host1_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_spi_host1_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_spi_host1_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_host1_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_spi_host1_o.a_valid Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_spi_host1_i.a_ready Yes Yes T1,T12,T13 Yes T1,T11,T12 INPUT
tl_spi_host1_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_spi_host1_i.d_user.data_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_spi_host1_i.d_user.rsp_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_spi_host1_i.d_data[31:0] Yes Yes T1,T11,T13 Yes T1,T11,T13 INPUT
tl_spi_host1_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_spi_host1_i.d_source[5:0] Yes Yes *T1,T11,T12 Yes T1,T11,T13 INPUT
tl_spi_host1_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_spi_host1_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_spi_host1_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_spi_host1_i.d_opcode[0] Yes Yes *T1,*T11,*T12 Yes T1,T11,T12 INPUT
tl_spi_host1_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_spi_host1_i.d_valid Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_usbdev_o.d_ready Yes Yes T1,T3,T11 Yes T1,T3,T11 OUTPUT
tl_usbdev_o.a_user.data_intg[6:0] Yes Yes T1,T3,T11 Yes T1,T3,T11 OUTPUT
tl_usbdev_o.a_user.cmd_intg[6:0] Yes Yes T1,T3,T11 Yes T1,T3,T11 OUTPUT
tl_usbdev_o.a_user.instr_type[3:0] Yes Yes T1,T3,T11 Yes T1,T3,T11 OUTPUT
tl_usbdev_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_usbdev_o.a_data[31:0] Yes Yes T1,T3,T11 Yes T1,T3,T11 OUTPUT
tl_usbdev_o.a_mask[3:0] Yes Yes T1,T3,T11 Yes T1,T3,T11 OUTPUT
tl_usbdev_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_usbdev_o.a_source[5:0] Yes Yes *T1,*T3,T11 Yes T1,T3,T11 OUTPUT
tl_usbdev_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_usbdev_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_usbdev_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_usbdev_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_usbdev_o.a_valid Yes Yes T1,T3,T11 Yes T1,T3,T11 OUTPUT
tl_usbdev_i.a_ready Yes Yes T1,T3,T12 Yes T1,T3,T11 INPUT
tl_usbdev_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_usbdev_i.d_user.data_intg[6:0] Yes Yes T1,T3,T11 Yes T1,T3,T11 INPUT
tl_usbdev_i.d_user.rsp_intg[6:0] Yes Yes T1,T3,T11 Yes T1,T3,T11 INPUT
tl_usbdev_i.d_data[31:0] Yes Yes T1,T3,T11 Yes T1,T3,T11 INPUT
tl_usbdev_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_usbdev_i.d_source[5:0] Yes Yes *T1,*T3,T11 Yes T1,T3,T11 INPUT
tl_usbdev_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_usbdev_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_usbdev_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_usbdev_i.d_opcode[0] Yes Yes *T1,*T3,*T11 Yes T1,T3,T11 INPUT
tl_usbdev_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_usbdev_i.d_valid Yes Yes T1,T3,T11 Yes T1,T3,T11 INPUT
tl_flash_ctrl__core_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_flash_ctrl__core_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__core_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__core_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__core_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__core_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__core_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__core_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__core_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__core_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__core_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__core_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__core_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__core_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__core_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_flash_ctrl__core_i.d_error Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_flash_ctrl__core_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__core_i.d_user.rsp_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_flash_ctrl__core_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__core_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__core_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__core_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_flash_ctrl__core_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__core_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_flash_ctrl__core_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__core_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_flash_ctrl__core_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__prim_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_flash_ctrl__prim_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__prim_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__prim_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__prim_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__prim_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__prim_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__prim_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__prim_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__prim_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__prim_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__prim_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__prim_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__prim_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__prim_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_flash_ctrl__prim_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__prim_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__prim_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__prim_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__prim_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__prim_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__prim_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_flash_ctrl__prim_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__prim_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_flash_ctrl__prim_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__prim_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_flash_ctrl__prim_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__mem_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_flash_ctrl__mem_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__mem_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__mem_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__mem_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__mem_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__mem_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__mem_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__mem_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__mem_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__mem_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__mem_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_flash_ctrl__mem_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__mem_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_flash_ctrl__mem_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_flash_ctrl__mem_i.d_error Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_flash_ctrl__mem_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__mem_i.d_user.rsp_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_flash_ctrl__mem_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__mem_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__mem_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__mem_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_flash_ctrl__mem_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__mem_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_flash_ctrl__mem_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_flash_ctrl__mem_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_flash_ctrl__mem_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_hmac_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_hmac_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_hmac_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_hmac_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_hmac_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_hmac_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_hmac_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_hmac_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_hmac_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_hmac_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_hmac_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_hmac_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_hmac_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_hmac_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_hmac_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_hmac_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_hmac_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_hmac_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_hmac_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_hmac_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_hmac_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_hmac_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_hmac_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_hmac_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_hmac_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_hmac_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_hmac_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_kmac_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_kmac_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_kmac_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_kmac_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_kmac_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_kmac_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_kmac_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_kmac_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_kmac_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_kmac_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_kmac_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_kmac_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_kmac_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_kmac_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_kmac_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_kmac_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_kmac_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_kmac_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_kmac_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_kmac_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_kmac_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_kmac_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_kmac_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_kmac_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_kmac_i.d_opcode[0] Yes Yes *T11,*T13,*T14 Yes T11,T13,T14 INPUT
tl_kmac_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_kmac_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_aes_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aes_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_aes_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_aes_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_aes_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_aes_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_aes_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_aes_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_aes_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_aes_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_aes_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_aes_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_aes_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_aes_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_aes_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_aes_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_aes_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_aes_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_aes_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_aes_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_aes_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_aes_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_aes_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_aes_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_aes_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_aes_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_aes_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_entropy_src_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_entropy_src_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_entropy_src_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_entropy_src_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_entropy_src_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_entropy_src_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_entropy_src_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_entropy_src_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_entropy_src_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_entropy_src_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_entropy_src_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_entropy_src_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_entropy_src_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_entropy_src_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_entropy_src_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_entropy_src_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_entropy_src_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_entropy_src_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_entropy_src_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_entropy_src_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_entropy_src_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_entropy_src_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_entropy_src_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T13,T14 INPUT
tl_entropy_src_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_entropy_src_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_entropy_src_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_entropy_src_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_csrng_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_csrng_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_csrng_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_csrng_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_csrng_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_csrng_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_csrng_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_csrng_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_csrng_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_csrng_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_csrng_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_csrng_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_csrng_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_csrng_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_csrng_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_csrng_i.d_error Yes Yes T11,T12,T14 Yes T11,T12,T14 INPUT
tl_csrng_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_csrng_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_csrng_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_csrng_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_csrng_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_csrng_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_csrng_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_csrng_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_csrng_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_csrng_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_csrng_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn0_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_edn0_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn0_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn0_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn0_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_edn0_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn0_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn0_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_edn0_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn0_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_edn0_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn0_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_edn0_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn0_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn0_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_edn0_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn0_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn0_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn0_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn0_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn0_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn0_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_edn0_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn0_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_edn0_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_edn0_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_edn0_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn1_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_edn1_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn1_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn1_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn1_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_edn1_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn1_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn1_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_edn1_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn1_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_edn1_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn1_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_edn1_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn1_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_edn1_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_edn1_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn1_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn1_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn1_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn1_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn1_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn1_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_edn1_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_edn1_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_edn1_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_edn1_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_edn1_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_plic_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_plic_o.a_user.data_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_plic_o.a_user.cmd_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_plic_o.a_user.instr_type[3:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_plic_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_plic_o.a_data[31:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_plic_o.a_mask[3:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_plic_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_plic_o.a_source[5:0] Yes Yes *T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_plic_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_plic_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_plic_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_plic_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_plic_o.a_valid Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_rv_plic_i.a_ready Yes Yes T1,T12,T13 Yes T1,T11,T12 INPUT
tl_rv_plic_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_plic_i.d_user.data_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_rv_plic_i.d_user.rsp_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_rv_plic_i.d_data[31:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_rv_plic_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_plic_i.d_source[5:0] Yes Yes *T1,T11,T12 Yes T1,T11,T12 INPUT
tl_rv_plic_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_plic_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_plic_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_plic_i.d_opcode[0] Yes Yes *T1,*T11,*T12 Yes T1,T11,T12 INPUT
tl_rv_plic_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rv_plic_i.d_valid Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_otbn_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otbn_o.a_user.data_intg[6:0] Yes Yes T2,T4,T5 Yes T2,T4,T5 OUTPUT
tl_otbn_o.a_user.cmd_intg[6:0] Yes Yes T2,T4,T5 Yes T2,T4,T5 OUTPUT
tl_otbn_o.a_user.instr_type[3:0] Yes Yes T2,T4,T5 Yes T2,T4,T5 OUTPUT
tl_otbn_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_otbn_o.a_data[31:0] Yes Yes T2,T4,T5 Yes T2,T4,T5 OUTPUT
tl_otbn_o.a_mask[3:0] Yes Yes T2,T4,T5 Yes T2,T4,T5 OUTPUT
tl_otbn_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_otbn_o.a_source[5:0] Yes Yes *T2,*T4,*T5 Yes T2,T4,T5 OUTPUT
tl_otbn_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_otbn_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_otbn_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_otbn_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_otbn_o.a_valid Yes Yes T2,T4,T5 Yes T2,T4,T5 OUTPUT
tl_otbn_i.a_ready Yes Yes T2,T4,T5 Yes T2,T4,T5 INPUT
tl_otbn_i.d_error Yes Yes T11,T13,T14 Yes T11,T13,T14 INPUT
tl_otbn_i.d_user.data_intg[6:0] Yes Yes T2,T4,T5 Yes T2,T4,T5 INPUT
tl_otbn_i.d_user.rsp_intg[6:0] Yes Yes T2,T4,T5 Yes T2,T4,T5 INPUT
tl_otbn_i.d_data[31:0] Yes Yes T2,T4,T5 Yes T2,T4,T5 INPUT
tl_otbn_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_otbn_i.d_source[5:0] Yes Yes *T2,*T4,*T5 Yes T2,T4,T5 INPUT
tl_otbn_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_otbn_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_otbn_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_otbn_i.d_opcode[0] Yes Yes *T2,*T4,*T5 Yes T2,T4,T5 INPUT
tl_otbn_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_otbn_i.d_valid Yes Yes T2,T4,T5 Yes T2,T4,T5 INPUT
tl_keymgr_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_keymgr_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_keymgr_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_keymgr_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_keymgr_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_keymgr_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_keymgr_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_keymgr_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_keymgr_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_keymgr_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_keymgr_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_keymgr_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_keymgr_o.a_opcode[2:0] Yes Yes T11,T13,T14 Yes T11,T13,T14 OUTPUT
tl_keymgr_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_keymgr_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_keymgr_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_keymgr_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_keymgr_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_keymgr_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_keymgr_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_keymgr_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_keymgr_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_keymgr_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_keymgr_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_keymgr_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_keymgr_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_keymgr_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cfg_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_core_ibex__cfg_o.a_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cfg_o.a_user.cmd_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cfg_o.a_user.instr_type[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cfg_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_core_ibex__cfg_o.a_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cfg_o.a_mask[3:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cfg_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_core_ibex__cfg_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cfg_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_core_ibex__cfg_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cfg_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_core_ibex__cfg_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cfg_o.a_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_rv_core_ibex__cfg_i.a_ready Yes Yes T12,T13,T14 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cfg_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cfg_i.d_user.data_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cfg_i.d_user.rsp_intg[6:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cfg_i.d_data[31:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cfg_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cfg_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cfg_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__cfg_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cfg_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__cfg_i.d_opcode[0] Yes Yes *T11,*T12,*T13 Yes T11,T12,T13 INPUT
tl_rv_core_ibex__cfg_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rv_core_ibex__cfg_i.d_valid Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_sram_ctrl_main__regs_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_main__regs_o.a_user.data_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_sram_ctrl_main__regs_o.a_user.cmd_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_sram_ctrl_main__regs_o.a_user.instr_type[3:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_sram_ctrl_main__regs_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_main__regs_o.a_data[31:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_sram_ctrl_main__regs_o.a_mask[3:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_sram_ctrl_main__regs_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_main__regs_o.a_source[5:0] Yes Yes *T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_sram_ctrl_main__regs_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_main__regs_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_sram_ctrl_main__regs_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_main__regs_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_sram_ctrl_main__regs_o.a_valid Yes Yes T1,T11,T12 Yes T1,T11,T12 OUTPUT
tl_sram_ctrl_main__regs_i.a_ready Yes Yes T1,T12,T13 Yes T1,T11,T12 INPUT
tl_sram_ctrl_main__regs_i.d_error Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_sram_ctrl_main__regs_i.d_user.data_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_sram_ctrl_main__regs_i.d_user.rsp_intg[6:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_sram_ctrl_main__regs_i.d_data[31:0] Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_sram_ctrl_main__regs_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_sram_ctrl_main__regs_i.d_source[5:0] Yes Yes *T1,T11,T12 Yes T1,T11,T12 INPUT
tl_sram_ctrl_main__regs_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_main__regs_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_sram_ctrl_main__regs_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_main__regs_i.d_opcode[0] Yes Yes *T1,*T11,*T12 Yes T1,T11,T12 INPUT
tl_sram_ctrl_main__regs_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_main__regs_i.d_valid Yes Yes T1,T11,T12 Yes T1,T11,T12 INPUT
tl_sram_ctrl_main__ram_o.d_ready Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_main__ram_o.a_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_main__ram_o.a_user.cmd_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_main__ram_o.a_user.instr_type[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_main__ram_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_main__ram_o.a_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_main__ram_o.a_mask[3:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_main__ram_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_main__ram_o.a_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_sram_ctrl_main__ram_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_main__ram_o.a_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_sram_ctrl_main__ram_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_main__ram_o.a_opcode[2:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 OUTPUT
tl_sram_ctrl_main__ram_o.a_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT
tl_sram_ctrl_main__ram_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_sram_ctrl_main__ram_i.d_error Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_sram_ctrl_main__ram_i.d_user.data_intg[6:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_main__ram_i.d_user.rsp_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_sram_ctrl_main__ram_i.d_data[31:0] Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_main__ram_i.d_sink Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_sram_ctrl_main__ram_i.d_source[5:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_sram_ctrl_main__ram_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_main__ram_i.d_size[1:0] Yes Yes T11,T12,T13 Yes T11,T12,T13 INPUT
tl_sram_ctrl_main__ram_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_main__ram_i.d_opcode[0] Yes Yes *T4,*T5,*T6 Yes T4,T5,T6 INPUT
tl_sram_ctrl_main__ram_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_main__ram_i.d_valid Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%