Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T16,T18 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
99937 |
0 |
0 |
T15 |
329059 |
5817 |
0 |
0 |
T16 |
333135 |
688 |
0 |
0 |
T17 |
555742 |
2921 |
0 |
0 |
T18 |
53340 |
463 |
0 |
0 |
T24 |
648749 |
3392 |
0 |
0 |
T27 |
327033 |
2669 |
0 |
0 |
T39 |
353295 |
1668 |
0 |
0 |
T43 |
42886 |
327 |
0 |
0 |
T49 |
48484 |
476 |
0 |
0 |
T51 |
363044 |
1563 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211321 |
185393 |
0 |
0 |
T1 |
2214 |
1988 |
0 |
0 |
T2 |
1782 |
1558 |
0 |
0 |
T3 |
372 |
149 |
0 |
0 |
T4 |
2500 |
2277 |
0 |
0 |
T5 |
2490 |
2266 |
0 |
0 |
T6 |
2450 |
2226 |
0 |
0 |
T15 |
3027 |
2805 |
0 |
0 |
T16 |
3124 |
2902 |
0 |
0 |
T18 |
759 |
534 |
0 |
0 |
T40 |
580 |
357 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
249 |
0 |
0 |
T15 |
329059 |
14 |
0 |
0 |
T16 |
333135 |
2 |
0 |
0 |
T17 |
555742 |
8 |
0 |
0 |
T18 |
53340 |
1 |
0 |
0 |
T24 |
648749 |
9 |
0 |
0 |
T27 |
327033 |
7 |
0 |
0 |
T39 |
353295 |
4 |
0 |
0 |
T43 |
42886 |
1 |
0 |
0 |
T49 |
48484 |
1 |
0 |
0 |
T51 |
363044 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
20945516 |
0 |
0 |
T1 |
240317 |
238880 |
0 |
0 |
T2 |
176076 |
175470 |
0 |
0 |
T3 |
14570 |
13543 |
0 |
0 |
T4 |
269934 |
269090 |
0 |
0 |
T5 |
262877 |
262136 |
0 |
0 |
T6 |
264150 |
263210 |
0 |
0 |
T15 |
329059 |
328317 |
0 |
0 |
T16 |
333135 |
332567 |
0 |
0 |
T18 |
53340 |
52596 |
0 |
0 |
T40 |
30536 |
29887 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T16,T61 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
122982 |
0 |
0 |
T15 |
329059 |
2808 |
0 |
0 |
T16 |
333135 |
1522 |
0 |
0 |
T17 |
555742 |
636 |
0 |
0 |
T18 |
53340 |
442 |
0 |
0 |
T24 |
648749 |
3436 |
0 |
0 |
T27 |
327033 |
4390 |
0 |
0 |
T39 |
353295 |
2927 |
0 |
0 |
T43 |
42886 |
338 |
0 |
0 |
T49 |
48484 |
434 |
0 |
0 |
T51 |
363044 |
4474 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211321 |
185393 |
0 |
0 |
T1 |
2214 |
1988 |
0 |
0 |
T2 |
1782 |
1558 |
0 |
0 |
T3 |
372 |
149 |
0 |
0 |
T4 |
2500 |
2277 |
0 |
0 |
T5 |
2490 |
2266 |
0 |
0 |
T6 |
2450 |
2226 |
0 |
0 |
T15 |
3027 |
2805 |
0 |
0 |
T16 |
3124 |
2902 |
0 |
0 |
T18 |
759 |
534 |
0 |
0 |
T40 |
580 |
357 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
303 |
0 |
0 |
T15 |
329059 |
7 |
0 |
0 |
T16 |
333135 |
4 |
0 |
0 |
T17 |
555742 |
2 |
0 |
0 |
T18 |
53340 |
1 |
0 |
0 |
T24 |
648749 |
9 |
0 |
0 |
T27 |
327033 |
11 |
0 |
0 |
T39 |
353295 |
7 |
0 |
0 |
T43 |
42886 |
1 |
0 |
0 |
T49 |
48484 |
1 |
0 |
0 |
T51 |
363044 |
11 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
20945516 |
0 |
0 |
T1 |
240317 |
238880 |
0 |
0 |
T2 |
176076 |
175470 |
0 |
0 |
T3 |
14570 |
13543 |
0 |
0 |
T4 |
269934 |
269090 |
0 |
0 |
T5 |
262877 |
262136 |
0 |
0 |
T6 |
264150 |
263210 |
0 |
0 |
T15 |
329059 |
328317 |
0 |
0 |
T16 |
333135 |
332567 |
0 |
0 |
T18 |
53340 |
52596 |
0 |
0 |
T40 |
30536 |
29887 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T54,T55,T15 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
111995 |
0 |
0 |
T15 |
329059 |
4140 |
0 |
0 |
T16 |
333135 |
1026 |
0 |
0 |
T17 |
555742 |
4837 |
0 |
0 |
T18 |
53340 |
438 |
0 |
0 |
T24 |
648749 |
4249 |
0 |
0 |
T27 |
327033 |
5606 |
0 |
0 |
T39 |
353295 |
278 |
0 |
0 |
T43 |
42886 |
295 |
0 |
0 |
T49 |
48484 |
378 |
0 |
0 |
T51 |
363044 |
3641 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211321 |
185393 |
0 |
0 |
T1 |
2214 |
1988 |
0 |
0 |
T2 |
1782 |
1558 |
0 |
0 |
T3 |
372 |
149 |
0 |
0 |
T4 |
2500 |
2277 |
0 |
0 |
T5 |
2490 |
2266 |
0 |
0 |
T6 |
2450 |
2226 |
0 |
0 |
T15 |
3027 |
2805 |
0 |
0 |
T16 |
3124 |
2902 |
0 |
0 |
T18 |
759 |
534 |
0 |
0 |
T40 |
580 |
357 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
280 |
0 |
0 |
T15 |
329059 |
10 |
0 |
0 |
T16 |
333135 |
3 |
0 |
0 |
T17 |
555742 |
13 |
0 |
0 |
T18 |
53340 |
1 |
0 |
0 |
T24 |
648749 |
11 |
0 |
0 |
T27 |
327033 |
14 |
0 |
0 |
T39 |
353295 |
1 |
0 |
0 |
T43 |
42886 |
1 |
0 |
0 |
T49 |
48484 |
1 |
0 |
0 |
T51 |
363044 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
20945516 |
0 |
0 |
T1 |
240317 |
238880 |
0 |
0 |
T2 |
176076 |
175470 |
0 |
0 |
T3 |
14570 |
13543 |
0 |
0 |
T4 |
269934 |
269090 |
0 |
0 |
T5 |
262877 |
262136 |
0 |
0 |
T6 |
264150 |
263210 |
0 |
0 |
T15 |
329059 |
328317 |
0 |
0 |
T16 |
333135 |
332567 |
0 |
0 |
T18 |
53340 |
52596 |
0 |
0 |
T40 |
30536 |
29887 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T18,T17 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T18,T17 |
1 | 1 | Covered | T16,T18,T17 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T18,T17 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T18,T17 |
1 | 1 | Covered | T16,T18,T17 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T18,T17 |
0 |
0 |
1 |
Covered |
T16,T18,T17 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T18,T17 |
0 |
0 |
1 |
Covered |
T16,T18,T17 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
106786 |
0 |
0 |
T16 |
333135 |
2822 |
0 |
0 |
T17 |
555742 |
4537 |
0 |
0 |
T18 |
53340 |
469 |
0 |
0 |
T24 |
648749 |
5489 |
0 |
0 |
T27 |
327033 |
1070 |
0 |
0 |
T35 |
689057 |
5068 |
0 |
0 |
T39 |
353295 |
2505 |
0 |
0 |
T43 |
42886 |
272 |
0 |
0 |
T49 |
48484 |
407 |
0 |
0 |
T50 |
80641 |
659 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211321 |
185393 |
0 |
0 |
T1 |
2214 |
1988 |
0 |
0 |
T2 |
1782 |
1558 |
0 |
0 |
T3 |
372 |
149 |
0 |
0 |
T4 |
2500 |
2277 |
0 |
0 |
T5 |
2490 |
2266 |
0 |
0 |
T6 |
2450 |
2226 |
0 |
0 |
T15 |
3027 |
2805 |
0 |
0 |
T16 |
3124 |
2902 |
0 |
0 |
T18 |
759 |
534 |
0 |
0 |
T40 |
580 |
357 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
265 |
0 |
0 |
T16 |
333135 |
7 |
0 |
0 |
T17 |
555742 |
12 |
0 |
0 |
T18 |
53340 |
1 |
0 |
0 |
T24 |
648749 |
15 |
0 |
0 |
T27 |
327033 |
3 |
0 |
0 |
T35 |
689057 |
12 |
0 |
0 |
T39 |
353295 |
6 |
0 |
0 |
T43 |
42886 |
1 |
0 |
0 |
T49 |
48484 |
1 |
0 |
0 |
T50 |
80641 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
20945516 |
0 |
0 |
T1 |
240317 |
238880 |
0 |
0 |
T2 |
176076 |
175470 |
0 |
0 |
T3 |
14570 |
13543 |
0 |
0 |
T4 |
269934 |
269090 |
0 |
0 |
T5 |
262877 |
262136 |
0 |
0 |
T6 |
264150 |
263210 |
0 |
0 |
T15 |
329059 |
328317 |
0 |
0 |
T16 |
333135 |
332567 |
0 |
0 |
T18 |
53340 |
52596 |
0 |
0 |
T40 |
30536 |
29887 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T15,T16 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
117866 |
0 |
0 |
T15 |
329059 |
3749 |
0 |
0 |
T16 |
333135 |
2846 |
0 |
0 |
T17 |
555742 |
6379 |
0 |
0 |
T18 |
53340 |
472 |
0 |
0 |
T24 |
648749 |
4529 |
0 |
0 |
T27 |
327033 |
4788 |
0 |
0 |
T39 |
353295 |
775 |
0 |
0 |
T43 |
42886 |
317 |
0 |
0 |
T49 |
48484 |
476 |
0 |
0 |
T51 |
363044 |
3616 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211321 |
185393 |
0 |
0 |
T1 |
2214 |
1988 |
0 |
0 |
T2 |
1782 |
1558 |
0 |
0 |
T3 |
372 |
149 |
0 |
0 |
T4 |
2500 |
2277 |
0 |
0 |
T5 |
2490 |
2266 |
0 |
0 |
T6 |
2450 |
2226 |
0 |
0 |
T15 |
3027 |
2805 |
0 |
0 |
T16 |
3124 |
2902 |
0 |
0 |
T18 |
759 |
534 |
0 |
0 |
T40 |
580 |
357 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
294 |
0 |
0 |
T15 |
329059 |
9 |
0 |
0 |
T16 |
333135 |
7 |
0 |
0 |
T17 |
555742 |
17 |
0 |
0 |
T18 |
53340 |
1 |
0 |
0 |
T24 |
648749 |
12 |
0 |
0 |
T27 |
327033 |
12 |
0 |
0 |
T39 |
353295 |
2 |
0 |
0 |
T43 |
42886 |
1 |
0 |
0 |
T49 |
48484 |
1 |
0 |
0 |
T51 |
363044 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
20945516 |
0 |
0 |
T1 |
240317 |
238880 |
0 |
0 |
T2 |
176076 |
175470 |
0 |
0 |
T3 |
14570 |
13543 |
0 |
0 |
T4 |
269934 |
269090 |
0 |
0 |
T5 |
262877 |
262136 |
0 |
0 |
T6 |
264150 |
263210 |
0 |
0 |
T15 |
329059 |
328317 |
0 |
0 |
T16 |
333135 |
332567 |
0 |
0 |
T18 |
53340 |
52596 |
0 |
0 |
T40 |
30536 |
29887 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T16,T18 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
106143 |
0 |
0 |
T15 |
329059 |
4127 |
0 |
0 |
T16 |
333135 |
1445 |
0 |
0 |
T17 |
555742 |
5334 |
0 |
0 |
T18 |
53340 |
396 |
0 |
0 |
T24 |
648749 |
1501 |
0 |
0 |
T27 |
327033 |
2364 |
0 |
0 |
T39 |
353295 |
2921 |
0 |
0 |
T43 |
42886 |
282 |
0 |
0 |
T49 |
48484 |
366 |
0 |
0 |
T51 |
363044 |
2387 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211321 |
185393 |
0 |
0 |
T1 |
2214 |
1988 |
0 |
0 |
T2 |
1782 |
1558 |
0 |
0 |
T3 |
372 |
149 |
0 |
0 |
T4 |
2500 |
2277 |
0 |
0 |
T5 |
2490 |
2266 |
0 |
0 |
T6 |
2450 |
2226 |
0 |
0 |
T15 |
3027 |
2805 |
0 |
0 |
T16 |
3124 |
2902 |
0 |
0 |
T18 |
759 |
534 |
0 |
0 |
T40 |
580 |
357 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
265 |
0 |
0 |
T15 |
329059 |
10 |
0 |
0 |
T16 |
333135 |
4 |
0 |
0 |
T17 |
555742 |
14 |
0 |
0 |
T18 |
53340 |
1 |
0 |
0 |
T24 |
648749 |
4 |
0 |
0 |
T27 |
327033 |
6 |
0 |
0 |
T39 |
353295 |
7 |
0 |
0 |
T43 |
42886 |
1 |
0 |
0 |
T49 |
48484 |
1 |
0 |
0 |
T51 |
363044 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
20945516 |
0 |
0 |
T1 |
240317 |
238880 |
0 |
0 |
T2 |
176076 |
175470 |
0 |
0 |
T3 |
14570 |
13543 |
0 |
0 |
T4 |
269934 |
269090 |
0 |
0 |
T5 |
262877 |
262136 |
0 |
0 |
T6 |
264150 |
263210 |
0 |
0 |
T15 |
329059 |
328317 |
0 |
0 |
T16 |
333135 |
332567 |
0 |
0 |
T18 |
53340 |
52596 |
0 |
0 |
T40 |
30536 |
29887 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T69,T15,T58 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
107558 |
0 |
0 |
T15 |
329059 |
732 |
0 |
0 |
T16 |
333135 |
3182 |
0 |
0 |
T17 |
555742 |
5384 |
0 |
0 |
T18 |
53340 |
474 |
0 |
0 |
T24 |
648749 |
6069 |
0 |
0 |
T27 |
327033 |
1470 |
0 |
0 |
T39 |
353295 |
761 |
0 |
0 |
T43 |
42886 |
302 |
0 |
0 |
T49 |
48484 |
375 |
0 |
0 |
T51 |
363044 |
3311 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211321 |
185393 |
0 |
0 |
T1 |
2214 |
1988 |
0 |
0 |
T2 |
1782 |
1558 |
0 |
0 |
T3 |
372 |
149 |
0 |
0 |
T4 |
2500 |
2277 |
0 |
0 |
T5 |
2490 |
2266 |
0 |
0 |
T6 |
2450 |
2226 |
0 |
0 |
T15 |
3027 |
2805 |
0 |
0 |
T16 |
3124 |
2902 |
0 |
0 |
T18 |
759 |
534 |
0 |
0 |
T40 |
580 |
357 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
267 |
0 |
0 |
T15 |
329059 |
2 |
0 |
0 |
T16 |
333135 |
8 |
0 |
0 |
T17 |
555742 |
14 |
0 |
0 |
T18 |
53340 |
1 |
0 |
0 |
T24 |
648749 |
16 |
0 |
0 |
T27 |
327033 |
4 |
0 |
0 |
T39 |
353295 |
2 |
0 |
0 |
T43 |
42886 |
1 |
0 |
0 |
T49 |
48484 |
1 |
0 |
0 |
T51 |
363044 |
8 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
20945516 |
0 |
0 |
T1 |
240317 |
238880 |
0 |
0 |
T2 |
176076 |
175470 |
0 |
0 |
T3 |
14570 |
13543 |
0 |
0 |
T4 |
269934 |
269090 |
0 |
0 |
T5 |
262877 |
262136 |
0 |
0 |
T6 |
264150 |
263210 |
0 |
0 |
T15 |
329059 |
328317 |
0 |
0 |
T16 |
333135 |
332567 |
0 |
0 |
T18 |
53340 |
52596 |
0 |
0 |
T40 |
30536 |
29887 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T70,T15,T16 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
112274 |
0 |
0 |
T15 |
329059 |
736 |
0 |
0 |
T16 |
333135 |
4057 |
0 |
0 |
T17 |
555742 |
3740 |
0 |
0 |
T18 |
53340 |
397 |
0 |
0 |
T24 |
648749 |
3457 |
0 |
0 |
T27 |
327033 |
1058 |
0 |
0 |
T39 |
353295 |
2582 |
0 |
0 |
T43 |
42886 |
348 |
0 |
0 |
T49 |
48484 |
436 |
0 |
0 |
T51 |
363044 |
4010 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211321 |
185393 |
0 |
0 |
T1 |
2214 |
1988 |
0 |
0 |
T2 |
1782 |
1558 |
0 |
0 |
T3 |
372 |
149 |
0 |
0 |
T4 |
2500 |
2277 |
0 |
0 |
T5 |
2490 |
2266 |
0 |
0 |
T6 |
2450 |
2226 |
0 |
0 |
T15 |
3027 |
2805 |
0 |
0 |
T16 |
3124 |
2902 |
0 |
0 |
T18 |
759 |
534 |
0 |
0 |
T40 |
580 |
357 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
279 |
0 |
0 |
T15 |
329059 |
2 |
0 |
0 |
T16 |
333135 |
10 |
0 |
0 |
T17 |
555742 |
10 |
0 |
0 |
T18 |
53340 |
1 |
0 |
0 |
T24 |
648749 |
9 |
0 |
0 |
T27 |
327033 |
3 |
0 |
0 |
T39 |
353295 |
6 |
0 |
0 |
T43 |
42886 |
1 |
0 |
0 |
T49 |
48484 |
1 |
0 |
0 |
T51 |
363044 |
10 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
20945516 |
0 |
0 |
T1 |
240317 |
238880 |
0 |
0 |
T2 |
176076 |
175470 |
0 |
0 |
T3 |
14570 |
13543 |
0 |
0 |
T4 |
269934 |
269090 |
0 |
0 |
T5 |
262877 |
262136 |
0 |
0 |
T6 |
264150 |
263210 |
0 |
0 |
T15 |
329059 |
328317 |
0 |
0 |
T16 |
333135 |
332567 |
0 |
0 |
T18 |
53340 |
52596 |
0 |
0 |
T40 |
30536 |
29887 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 10 | 71.43 |
Logical | 14 | 10 | 71.43 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T70,T15,T16 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T16,T18 |
1 | 1 | Covered | T15,T16,T18 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T16,T18 |
0 |
0 |
1 |
Covered |
T15,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
143457 |
0 |
0 |
T15 |
329059 |
766 |
0 |
0 |
T16 |
333135 |
2373 |
0 |
0 |
T17 |
555742 |
3840 |
0 |
0 |
T18 |
53340 |
462 |
0 |
0 |
T24 |
648749 |
5215 |
0 |
0 |
T27 |
327033 |
2300 |
0 |
0 |
T39 |
353295 |
2530 |
0 |
0 |
T43 |
42886 |
335 |
0 |
0 |
T49 |
48484 |
450 |
0 |
0 |
T51 |
363044 |
2519 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
211321 |
185393 |
0 |
0 |
T1 |
2214 |
1988 |
0 |
0 |
T2 |
1782 |
1558 |
0 |
0 |
T3 |
372 |
149 |
0 |
0 |
T4 |
2500 |
2277 |
0 |
0 |
T5 |
2490 |
2266 |
0 |
0 |
T6 |
2450 |
2226 |
0 |
0 |
T15 |
3027 |
2805 |
0 |
0 |
T16 |
3124 |
2902 |
0 |
0 |
T18 |
759 |
534 |
0 |
0 |
T40 |
580 |
357 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
290 |
0 |
0 |
T15 |
329059 |
2 |
0 |
0 |
T16 |
333135 |
5 |
0 |
0 |
T17 |
555742 |
8 |
0 |
0 |
T18 |
53340 |
1 |
0 |
0 |
T24 |
648749 |
11 |
0 |
0 |
T27 |
327033 |
5 |
0 |
0 |
T39 |
353295 |
5 |
0 |
0 |
T43 |
42886 |
1 |
0 |
0 |
T49 |
48484 |
1 |
0 |
0 |
T51 |
363044 |
5 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21053327 |
20945516 |
0 |
0 |
T1 |
240317 |
238880 |
0 |
0 |
T2 |
176076 |
175470 |
0 |
0 |
T3 |
14570 |
13543 |
0 |
0 |
T4 |
269934 |
269090 |
0 |
0 |
T5 |
262877 |
262136 |
0 |
0 |
T6 |
264150 |
263210 |
0 |
0 |
T15 |
329059 |
328317 |
0 |
0 |
T16 |
333135 |
332567 |
0 |
0 |
T18 |
53340 |
52596 |
0 |
0 |
T40 |
30536 |
29887 |
0 |
0 |