Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : chip_earlgrey_asic
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.90 80.00 100.00 95.71

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 92.83 80.00 100.00 98.48



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.83 80.00 100.00 98.48


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.47 95.62 94.06 95.43 94.90 97.35


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
top_earlgrey 95.22 95.55 93.60 95.43 94.70 96.81
u_ast 93.28 93.28
u_padring 99.04 99.21 99.81 96.57 99.60 100.00
u_prim_usb_diff_rx 96.30 100.00 88.89 100.00

Line Coverage for Module : chip_earlgrey_asic
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN21411100.00
CONT_ASSIGN21511100.00
CONT_ASSIGN789100.00
CONT_ASSIGN802100.00
CONT_ASSIGN831100.00
CONT_ASSIGN839100.00
CONT_ASSIGN84611100.00
CONT_ASSIGN84911100.00
CONT_ASSIGN85511100.00
CONT_ASSIGN85711100.00
CONT_ASSIGN861100.00
CONT_ASSIGN86411100.00
CONT_ASSIGN102911100.00
CONT_ASSIGN103011100.00
CONT_ASSIGN103111100.00
CONT_ASSIGN103211100.00
CONT_ASSIGN103911100.00
CONT_ASSIGN105611100.00
CONT_ASSIGN105711100.00
CONT_ASSIGN105811100.00
CONT_ASSIGN105911100.00
CONT_ASSIGN106311100.00
CONT_ASSIGN106411100.00
CONT_ASSIGN106511100.00
CONT_ASSIGN106611100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
214 1 1
215 1 1
789 0 1
802 0 1
831 0 1
839 0 1
846 1 1
849 1 1
855 1 1
857 1 1
861 0 1
864 1 1
1029 1 1
1030 1 1
1031 1 1
1032 1 1
1039 1 1
1056 1 1
1057 1 1
1058 1 1
1059 1 1
1063 1 1
1064 1 1
1065 1 1
1066 1 1


Cond Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT4,T1,T5
1CoveredT1,T15,T59

Toggle Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Totals 70 64 91.43
Total Bits 140 134 95.71
Total Bits 0->1 70 70 100.00
Total Bits 1->0 70 64 91.43

Ports 70 64 91.43
Port Bits 140 134 95.71
Port Bits 0->1 70 70 100.00
Port Bits 1->0 70 64 91.43

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
POR_N Yes Yes T15,T16,T17 Yes T4,T1,T5 INOUT
USB_P Yes Yes T27,T85,T18 Yes T27,T18,T30 INOUT
USB_N Yes Yes T27,T30,T31 Yes T27,T18,T30 INOUT
CC1 No No Yes T18,T19,T20 INOUT
CC2 No No Yes T18,T19,T20 INOUT
FLASH_TEST_VOLT No No Yes T18,T19,T20 INOUT
FLASH_TEST_MODE0 No No Yes T18,T19,T20 INOUT
FLASH_TEST_MODE1 No No Yes T18,T19,T20 INOUT
OTP_EXT_VOLT No No Yes T18,T19,T20 INOUT
SPI_HOST_D0 Yes Yes T21,T22,T23 Yes T21,T22,T23 INOUT
SPI_HOST_D1 Yes Yes T21,T22,T23 Yes T21,T22,T23 INOUT
SPI_HOST_D2 Yes Yes T21,T23,T190 Yes T21,T23,T190 INOUT
SPI_HOST_D3 Yes Yes T21,T23,T190 Yes T21,T23,T190 INOUT
SPI_HOST_CLK Yes Yes T21,T22,T23 Yes T21,T22,T23 INOUT
SPI_HOST_CS_L Yes Yes T21,T22,T23 Yes T21,T22,T23 INOUT
SPI_DEV_D0 Yes Yes T21,T23,T137 Yes T21,T23,T137 INOUT
SPI_DEV_D1 Yes Yes T21,T23,T137 Yes T21,T23,T137 INOUT
SPI_DEV_D2 Yes Yes T21,T8,T23 Yes T21,T8,T23 INOUT
SPI_DEV_D3 Yes Yes T21,T23,T190 Yes T21,T23,T190 INOUT
SPI_DEV_CLK Yes Yes T21,T23,T137 Yes T21,T23,T137 INOUT
SPI_DEV_CS_L Yes Yes T21,T8,T23 Yes T21,T23,T137 INOUT
IOR8 Yes Yes T2,T198,T28 Yes T2,T198,T8 INOUT
IOR9 Yes Yes T198,T28,T29 Yes T198,T8,T28 INOUT
IOA0 Yes Yes T1,T24,T25 Yes T1,T24,T25 INOUT
IOA1 Yes Yes T1,T24,T25 Yes T1,T24,T25 INOUT
IOA2 Yes Yes T1,T104,T32 Yes T1,T104,T32 INOUT
IOA3 Yes Yes T1,T32,T33 Yes T1,T32,T18 INOUT
IOA4 Yes Yes T4,T1,T113 Yes T4,T1,T113 INOUT
IOA5 Yes Yes T4,T1,T113 Yes T4,T1,T113 INOUT
IOA6 Yes Yes T1,T32,T33 Yes T1,T32,T18 INOUT
IOA7 Yes Yes T1,T46,T206 Yes T1,T46,T206 INOUT
IOA8 Yes Yes T1,T206,T32 Yes T1,T206,T32 INOUT
IOB0 Yes Yes T41,T42,T35 Yes T41,T42,T18 INOUT
IOB1 Yes Yes T41,T42,T35 Yes T41,T42,T18 INOUT
IOB2 Yes Yes T35,T36,T37 Yes T18,T20,T35 INOUT
IOB3 Yes Yes T198,T28,T41 Yes T198,T28,T41 INOUT
IOB4 Yes Yes T112,T207,T317 Yes T112,T207,T317 INOUT
IOB5 Yes Yes T112,T207,T317 Yes T112,T207,T317 INOUT
IOB6 Yes Yes T198,T28,T29 Yes T198,T28,T29 INOUT
IOB7 Yes Yes T3,T9,T10 Yes T3,T43,T9 INOUT
IOB8 Yes Yes T198,T28,T29 Yes T198,T32,T33 INOUT
IOB9 Yes Yes T86,T28,T29 Yes T86,T32,T33 INOUT
IOB10 Yes Yes T86,T104,T32 Yes T86,T104,T32 INOUT
IOB11 Yes Yes T86,T208,T209 Yes T86,T208,T209 INOUT
IOB12 Yes Yes T86,T208,T209 Yes T86,T208,T209 INOUT
IOC0 Yes Yes T49,T50,T137 Yes T137,T196,T141 INOUT
IOC1 Yes Yes T137,T196,T141 Yes T137,T196,T141 INOUT
IOC2 Yes Yes T137,T196,T141 Yes T137,T196,T141 INOUT
IOC3 Yes Yes T210,T267,T18 Yes T210,T267,T18 INOUT
IOC4 Yes Yes T49,T50,T51 Yes T49,T50,T51 INOUT
IOC5 Yes Yes T66,T137,T68 Yes T66,T137,T68 INOUT
IOC6 Yes Yes T17,T52,T64 Yes T17,T52,T64 INOUT
IOC7 Yes Yes T198,T28,T29 Yes T198,T27,T28 INOUT
IOC8 Yes Yes T68,T213,T69 Yes T66,T137,T68 INOUT
IOC9 Yes Yes T28,T43,T29 Yes T28,T43,T29 INOUT
IOC10 Yes Yes T104,T32,T212 Yes T104,T32,T212 INOUT
IOC11 Yes Yes T104,T32,T212 Yes T104,T32,T212 INOUT
IOC12 Yes Yes T104,T32,T212 Yes T104,T32,T212 INOUT
IOR0 Yes Yes T17,T52,T53 Yes T17,T52,T53 INOUT
IOR1 Yes Yes T17,T52,T53 Yes T17,T52,T53 INOUT
IOR2 Yes Yes T17,T52,T53 Yes T17,T52,T53 INOUT
IOR3 Yes Yes T17,T52,T53 Yes T17,T52,T53 INOUT
IOR4 Yes Yes T17,T52,T53 Yes T17,T52,T53 INOUT
IOR5 Yes Yes T32,T33,T84 Yes T32,T33,T84 INOUT
IOR6 Yes Yes T32,T33,T84 Yes T32,T18,T33 INOUT
IOR7 Yes Yes T32,T33,T84 Yes T32,T33,T84 INOUT
IOR10 Yes Yes T32,T33,T84 Yes T32,T33,T84 INOUT
IOR11 Yes Yes T32,T33,T84 Yes T32,T33,T84 INOUT
IOR12 Yes Yes T32,T33,T84 Yes T32,T18,T33 INOUT
IOR13 Yes Yes T3,T198,T214 Yes T3,T198,T214 INOUT

Line Coverage for Instance : tb.dut
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN21411100.00
CONT_ASSIGN21511100.00
CONT_ASSIGN789100.00
CONT_ASSIGN802100.00
CONT_ASSIGN831100.00
CONT_ASSIGN839100.00
CONT_ASSIGN84611100.00
CONT_ASSIGN84911100.00
CONT_ASSIGN85511100.00
CONT_ASSIGN85711100.00
CONT_ASSIGN861100.00
CONT_ASSIGN86411100.00
CONT_ASSIGN102911100.00
CONT_ASSIGN103011100.00
CONT_ASSIGN103111100.00
CONT_ASSIGN103211100.00
CONT_ASSIGN103911100.00
CONT_ASSIGN105611100.00
CONT_ASSIGN105711100.00
CONT_ASSIGN105811100.00
CONT_ASSIGN105911100.00
CONT_ASSIGN106311100.00
CONT_ASSIGN106411100.00
CONT_ASSIGN106511100.00
CONT_ASSIGN106611100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
214 1 1
215 1 1
789 0 1
802 0 1
831 0 1
839 0 1
846 1 1
849 1 1
855 1 1
857 1 1
861 0 1
864 1 1
1029 1 1
1030 1 1
1031 1 1
1032 1 1
1039 1 1
1056 1 1
1057 1 1
1058 1 1
1059 1 1
1063 1 1
1064 1 1
1065 1 1
1066 1 1


Cond Coverage for Instance : tb.dut
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT4,T1,T5
1CoveredT1,T15,T59

Toggle Coverage for Instance : tb.dut
TotalCoveredPercent
Totals 66 64 96.97
Total Bits 132 130 98.48
Total Bits 0->1 66 66 100.00
Total Bits 1->0 66 64 96.97

Ports 66 64 96.97
Port Bits 132 130 98.48
Port Bits 0->1 66 66 100.00
Port Bits 1->0 66 64 96.97

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
POR_N Yes Yes T15,T16,T17 Yes T4,T1,T5 INOUT
USB_P Yes Yes T27,T85,T18 Yes T27,T18,T30 INOUT
USB_N Yes Yes T27,T30,T31 Yes T27,T18,T30 INOUT
CC1 No No Yes T18,T19,T20 INOUT
CC2 No No Yes T18,T19,T20 INOUT
FLASH_TEST_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE0[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE1[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
OTP_EXT_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV.
SPI_HOST_D0 Yes Yes T21,T22,T23 Yes T21,T22,T23 INOUT
SPI_HOST_D1 Yes Yes T21,T22,T23 Yes T21,T22,T23 INOUT
SPI_HOST_D2 Yes Yes T21,T23,T190 Yes T21,T23,T190 INOUT
SPI_HOST_D3 Yes Yes T21,T23,T190 Yes T21,T23,T190 INOUT
SPI_HOST_CLK Yes Yes T21,T22,T23 Yes T21,T22,T23 INOUT
SPI_HOST_CS_L Yes Yes T21,T22,T23 Yes T21,T22,T23 INOUT
SPI_DEV_D0 Yes Yes T21,T23,T137 Yes T21,T23,T137 INOUT
SPI_DEV_D1 Yes Yes T21,T23,T137 Yes T21,T23,T137 INOUT
SPI_DEV_D2 Yes Yes T21,T8,T23 Yes T21,T8,T23 INOUT
SPI_DEV_D3 Yes Yes T21,T23,T190 Yes T21,T23,T190 INOUT
SPI_DEV_CLK Yes Yes T21,T23,T137 Yes T21,T23,T137 INOUT
SPI_DEV_CS_L Yes Yes T21,T8,T23 Yes T21,T23,T137 INOUT
IOR8 Yes Yes T2,T198,T28 Yes T2,T198,T8 INOUT
IOR9 Yes Yes T198,T28,T29 Yes T198,T8,T28 INOUT
IOA0 Yes Yes T1,T24,T25 Yes T1,T24,T25 INOUT
IOA1 Yes Yes T1,T24,T25 Yes T1,T24,T25 INOUT
IOA2 Yes Yes T1,T104,T32 Yes T1,T104,T32 INOUT
IOA3 Yes Yes T1,T32,T33 Yes T1,T32,T18 INOUT
IOA4 Yes Yes T4,T1,T113 Yes T4,T1,T113 INOUT
IOA5 Yes Yes T4,T1,T113 Yes T4,T1,T113 INOUT
IOA6 Yes Yes T1,T32,T33 Yes T1,T32,T18 INOUT
IOA7 Yes Yes T1,T46,T206 Yes T1,T46,T206 INOUT
IOA8 Yes Yes T1,T206,T32 Yes T1,T206,T32 INOUT
IOB0 Yes Yes T41,T42,T35 Yes T41,T42,T18 INOUT
IOB1 Yes Yes T41,T42,T35 Yes T41,T42,T18 INOUT
IOB2 Yes Yes T35,T36,T37 Yes T18,T20,T35 INOUT
IOB3 Yes Yes T198,T28,T41 Yes T198,T28,T41 INOUT
IOB4 Yes Yes T112,T207,T317 Yes T112,T207,T317 INOUT
IOB5 Yes Yes T112,T207,T317 Yes T112,T207,T317 INOUT
IOB6 Yes Yes T198,T28,T29 Yes T198,T28,T29 INOUT
IOB7 Yes Yes T3,T9,T10 Yes T3,T43,T9 INOUT
IOB8 Yes Yes T198,T28,T29 Yes T198,T32,T33 INOUT
IOB9 Yes Yes T86,T28,T29 Yes T86,T32,T33 INOUT
IOB10 Yes Yes T86,T104,T32 Yes T86,T104,T32 INOUT
IOB11 Yes Yes T86,T208,T209 Yes T86,T208,T209 INOUT
IOB12 Yes Yes T86,T208,T209 Yes T86,T208,T209 INOUT
IOC0 Yes Yes T49,T50,T137 Yes T137,T196,T141 INOUT
IOC1 Yes Yes T137,T196,T141 Yes T137,T196,T141 INOUT
IOC2 Yes Yes T137,T196,T141 Yes T137,T196,T141 INOUT
IOC3 Yes Yes T210,T267,T18 Yes T210,T267,T18 INOUT
IOC4 Yes Yes T49,T50,T51 Yes T49,T50,T51 INOUT
IOC5 Yes Yes T66,T137,T68 Yes T66,T137,T68 INOUT
IOC6 Yes Yes T17,T52,T64 Yes T17,T52,T64 INOUT
IOC7 Yes Yes T198,T28,T29 Yes T198,T27,T28 INOUT
IOC8 Yes Yes T68,T213,T69 Yes T66,T137,T68 INOUT
IOC9 Yes Yes T28,T43,T29 Yes T28,T43,T29 INOUT
IOC10 Yes Yes T104,T32,T212 Yes T104,T32,T212 INOUT
IOC11 Yes Yes T104,T32,T212 Yes T104,T32,T212 INOUT
IOC12 Yes Yes T104,T32,T212 Yes T104,T32,T212 INOUT
IOR0 Yes Yes T17,T52,T53 Yes T17,T52,T53 INOUT
IOR1 Yes Yes T17,T52,T53 Yes T17,T52,T53 INOUT
IOR2 Yes Yes T17,T52,T53 Yes T17,T52,T53 INOUT
IOR3 Yes Yes T17,T52,T53 Yes T17,T52,T53 INOUT
IOR4 Yes Yes T17,T52,T53 Yes T17,T52,T53 INOUT
IOR5 Yes Yes T32,T33,T84 Yes T32,T33,T84 INOUT
IOR6 Yes Yes T32,T33,T84 Yes T32,T18,T33 INOUT
IOR7 Yes Yes T32,T33,T84 Yes T32,T33,T84 INOUT
IOR10 Yes Yes T32,T33,T84 Yes T32,T33,T84 INOUT
IOR11 Yes Yes T32,T33,T84 Yes T32,T33,T84 INOUT
IOR12 Yes Yes T32,T33,T84 Yes T32,T18,T33 INOUT
IOR13 Yes Yes T3,T198,T214 Yes T3,T198,T214 INOUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%