Line Coverage for Module :
prim_lc_or_hardened
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_or_hardened_0.1/rtl/prim_lc_or_hardened.sv' or '../src/lowrisc_prim_lc_or_hardened_0.1/rtl/prim_lc_or_hardened.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
56 |
4 |
4 |
60 |
1 |
1 |
Cond Coverage for Module :
prim_lc_or_hardened
| Total | Covered | Percent |
Conditions | 28 | 28 | 100.00 |
Logical | 28 | 28 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 56
EXPRESSION ((lc_en_a_copies[0] == ActVal) || (lc_en_b_copies[0] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T6,T17 |
1 | 0 | Covered | T5,T6,T17 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[0] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T17 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[0] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T17 |
LINE 56
EXPRESSION ((lc_en_a_copies[1] == ActVal) || (lc_en_b_copies[1] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T6,T17 |
1 | 0 | Covered | T5,T6,T17 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[1] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T17 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[1] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T17 |
LINE 56
EXPRESSION ((lc_en_a_copies[2] == ActVal) || (lc_en_b_copies[2] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T6,T17 |
1 | 0 | Covered | T5,T6,T17 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[2] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T17 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[2] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T17 |
LINE 56
EXPRESSION ((lc_en_a_copies[3] == ActVal) || (lc_en_b_copies[3] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T5,T6,T17 |
1 | 0 | Covered | T5,T6,T17 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[3] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T17 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[3] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T4,T5,T6 |
1 | Covered | T5,T6,T17 |
Assert Coverage for Module :
prim_lc_or_hardened
Assertion Details
FunctionCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132057129 |
131372626 |
0 |
0 |
T4 |
10015 |
9574 |
0 |
0 |
T5 |
55822 |
55249 |
0 |
0 |
T6 |
19426 |
18971 |
0 |
0 |
T17 |
26443 |
26128 |
0 |
0 |
T18 |
26783 |
26411 |
0 |
0 |
T19 |
40760 |
40266 |
0 |
0 |
T26 |
92603 |
92205 |
0 |
0 |
T45 |
90187 |
89776 |
0 |
0 |
T59 |
533557 |
533070 |
0 |
0 |
T97 |
16846 |
16328 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
132057129 |
131372626 |
0 |
0 |
T4 |
10015 |
9574 |
0 |
0 |
T5 |
55822 |
55249 |
0 |
0 |
T6 |
19426 |
18971 |
0 |
0 |
T17 |
26443 |
26128 |
0 |
0 |
T18 |
26783 |
26411 |
0 |
0 |
T19 |
40760 |
40266 |
0 |
0 |
T26 |
92603 |
92205 |
0 |
0 |
T45 |
90187 |
89776 |
0 |
0 |
T59 |
533557 |
533070 |
0 |
0 |
T97 |
16846 |
16328 |
0 |
0 |