Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T26,T109,T23 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T26,T23 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T26,T109,T23 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
9096 |
8634 |
0 |
0 |
|
selKnown1 |
108323 |
106986 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
9096 |
8634 |
0 |
0 |
| T22 |
2 |
1 |
0 |
0 |
| T23 |
2 |
0 |
0 |
0 |
| T26 |
19 |
18 |
0 |
0 |
| T42 |
17 |
15 |
0 |
0 |
| T43 |
5 |
18 |
0 |
0 |
| T44 |
8 |
24 |
0 |
0 |
| T63 |
4 |
3 |
0 |
0 |
| T72 |
3 |
2 |
0 |
0 |
| T76 |
3 |
2 |
0 |
0 |
| T77 |
1 |
0 |
0 |
0 |
| T83 |
43 |
42 |
0 |
0 |
| T84 |
0 |
38 |
0 |
0 |
| T128 |
1 |
0 |
0 |
0 |
| T129 |
1 |
0 |
0 |
0 |
| T155 |
2 |
1 |
0 |
0 |
| T156 |
0 |
2 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
| T158 |
0 |
15 |
0 |
0 |
| T159 |
6 |
22 |
0 |
0 |
| T160 |
5 |
4 |
0 |
0 |
| T161 |
7 |
6 |
0 |
0 |
| T162 |
4 |
3 |
0 |
0 |
| T163 |
3 |
2 |
0 |
0 |
| T164 |
7 |
6 |
0 |
0 |
| T165 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
108323 |
106986 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T42 |
11 |
9 |
0 |
0 |
| T43 |
8 |
6 |
0 |
0 |
| T44 |
46 |
44 |
0 |
0 |
| T45 |
2 |
1 |
0 |
0 |
| T46 |
2 |
1 |
0 |
0 |
| T47 |
2 |
1 |
0 |
0 |
| T49 |
545 |
544 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T62 |
0 |
1 |
0 |
0 |
| T70 |
1 |
0 |
0 |
0 |
| T71 |
1 |
0 |
0 |
0 |
| T73 |
2 |
1 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T103 |
1 |
0 |
0 |
0 |
| T108 |
0 |
2 |
0 |
0 |
| T110 |
0 |
2 |
0 |
0 |
| T117 |
0 |
1 |
0 |
0 |
| T159 |
23 |
21 |
0 |
0 |
| T160 |
17 |
15 |
0 |
0 |
| T161 |
17 |
38 |
0 |
0 |
| T162 |
4 |
7 |
0 |
0 |
| T163 |
15 |
30 |
0 |
0 |
| T164 |
10 |
9 |
0 |
0 |
| T165 |
7 |
6 |
0 |
0 |
| T166 |
1 |
0 |
0 |
0 |
| T167 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T62,T64 |
| 0 | 1 | Covered | T4,T62,T64 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T62,T64 |
| 1 | 1 | Covered | T4,T62,T64 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
743 |
624 |
0 |
0 |
| T22 |
2 |
1 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T63 |
4 |
3 |
0 |
0 |
| T72 |
3 |
2 |
0 |
0 |
| T76 |
3 |
2 |
0 |
0 |
| T77 |
1 |
0 |
0 |
0 |
| T83 |
43 |
42 |
0 |
0 |
| T84 |
0 |
38 |
0 |
0 |
| T128 |
1 |
0 |
0 |
0 |
| T129 |
1 |
0 |
0 |
0 |
| T155 |
2 |
1 |
0 |
0 |
| T156 |
0 |
2 |
0 |
0 |
| T157 |
0 |
1 |
0 |
0 |
| T158 |
0 |
15 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1754 |
763 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T45 |
2 |
1 |
0 |
0 |
| T46 |
2 |
1 |
0 |
0 |
| T47 |
2 |
1 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T62 |
0 |
1 |
0 |
0 |
| T70 |
1 |
0 |
0 |
0 |
| T71 |
1 |
0 |
0 |
0 |
| T73 |
2 |
1 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T103 |
1 |
0 |
0 |
0 |
| T108 |
0 |
2 |
0 |
0 |
| T110 |
0 |
2 |
0 |
0 |
| T117 |
0 |
1 |
0 |
0 |
| T166 |
1 |
0 |
0 |
0 |
| T167 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T23,T27,T168 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T26,T27,T28 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T23,T27,T168 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
712 |
693 |
0 |
0 |
|
selKnown1 |
1219 |
1201 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
712 |
693 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
19 |
18 |
0 |
0 |
| T27 |
205 |
204 |
0 |
0 |
| T28 |
19 |
18 |
0 |
0 |
| T42 |
10 |
9 |
0 |
0 |
| T43 |
0 |
14 |
0 |
0 |
| T44 |
0 |
17 |
0 |
0 |
| T159 |
0 |
17 |
0 |
0 |
| T168 |
101 |
100 |
0 |
0 |
| T169 |
19 |
18 |
0 |
0 |
| T170 |
216 |
215 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1219 |
1201 |
0 |
0 |
| T42 |
8 |
7 |
0 |
0 |
| T43 |
3 |
2 |
0 |
0 |
| T44 |
21 |
20 |
0 |
0 |
| T49 |
545 |
544 |
0 |
0 |
| T50 |
545 |
544 |
0 |
0 |
| T159 |
11 |
10 |
0 |
0 |
| T160 |
8 |
7 |
0 |
0 |
| T161 |
0 |
22 |
0 |
0 |
| T162 |
0 |
4 |
0 |
0 |
| T163 |
0 |
16 |
0 |
0 |
| T168 |
1 |
0 |
0 |
0 |
| T169 |
1 |
0 |
0 |
0 |
| T170 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T23,T24,T25 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T23,T49,T50 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T23,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
57 |
44 |
0 |
0 |
| T42 |
7 |
6 |
0 |
0 |
| T43 |
5 |
4 |
0 |
0 |
| T44 |
8 |
7 |
0 |
0 |
| T159 |
6 |
5 |
0 |
0 |
| T160 |
5 |
4 |
0 |
0 |
| T161 |
7 |
6 |
0 |
0 |
| T162 |
4 |
3 |
0 |
0 |
| T163 |
3 |
2 |
0 |
0 |
| T164 |
7 |
6 |
0 |
0 |
| T165 |
2 |
1 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
110 |
97 |
0 |
0 |
| T42 |
3 |
2 |
0 |
0 |
| T43 |
5 |
4 |
0 |
0 |
| T44 |
25 |
24 |
0 |
0 |
| T159 |
12 |
11 |
0 |
0 |
| T160 |
9 |
8 |
0 |
0 |
| T161 |
17 |
16 |
0 |
0 |
| T162 |
4 |
3 |
0 |
0 |
| T163 |
15 |
14 |
0 |
0 |
| T164 |
10 |
9 |
0 |
0 |
| T165 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T23,T27,T168 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T48,T49,T24 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T23,T27,T168 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
694 |
675 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T26 |
19 |
18 |
0 |
0 |
| T27 |
206 |
205 |
0 |
0 |
| T28 |
19 |
18 |
0 |
0 |
| T42 |
11 |
10 |
0 |
0 |
| T43 |
0 |
15 |
0 |
0 |
| T44 |
0 |
18 |
0 |
0 |
| T159 |
0 |
18 |
0 |
0 |
| T168 |
91 |
90 |
0 |
0 |
| T169 |
19 |
18 |
0 |
0 |
| T170 |
197 |
196 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
141 |
127 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T42 |
7 |
6 |
0 |
0 |
| T43 |
8 |
7 |
0 |
0 |
| T44 |
32 |
31 |
0 |
0 |
| T49 |
2 |
1 |
0 |
0 |
| T50 |
2 |
1 |
0 |
0 |
| T159 |
17 |
16 |
0 |
0 |
| T160 |
4 |
3 |
0 |
0 |
| T161 |
12 |
11 |
0 |
0 |
| T162 |
8 |
7 |
0 |
0 |
| T163 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T23,T24,T25 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T49,T24,T50 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T23,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
65 |
52 |
0 |
0 |
| T42 |
5 |
4 |
0 |
0 |
| T43 |
8 |
7 |
0 |
0 |
| T44 |
11 |
10 |
0 |
0 |
| T159 |
3 |
2 |
0 |
0 |
| T160 |
8 |
7 |
0 |
0 |
| T161 |
7 |
6 |
0 |
0 |
| T162 |
2 |
1 |
0 |
0 |
| T163 |
12 |
11 |
0 |
0 |
| T164 |
3 |
2 |
0 |
0 |
| T165 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115 |
102 |
0 |
0 |
| T42 |
6 |
5 |
0 |
0 |
| T43 |
9 |
8 |
0 |
0 |
| T44 |
23 |
22 |
0 |
0 |
| T159 |
13 |
12 |
0 |
0 |
| T160 |
4 |
3 |
0 |
0 |
| T161 |
13 |
12 |
0 |
0 |
| T162 |
6 |
5 |
0 |
0 |
| T163 |
18 |
17 |
0 |
0 |
| T164 |
10 |
9 |
0 |
0 |
| T165 |
10 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T26,T27,T28 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T23,T25,T42 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T26,T27,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1107 |
1090 |
0 |
0 |
|
selKnown1 |
149 |
137 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1107 |
1090 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T27 |
366 |
365 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T42 |
14 |
13 |
0 |
0 |
| T43 |
16 |
15 |
0 |
0 |
| T44 |
20 |
19 |
0 |
0 |
| T159 |
14 |
13 |
0 |
0 |
| T160 |
0 |
11 |
0 |
0 |
| T161 |
0 |
10 |
0 |
0 |
| T162 |
0 |
6 |
0 |
0 |
| T168 |
241 |
240 |
0 |
0 |
| T169 |
1 |
0 |
0 |
0 |
| T170 |
364 |
363 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
149 |
137 |
0 |
0 |
| T42 |
11 |
10 |
0 |
0 |
| T43 |
10 |
9 |
0 |
0 |
| T44 |
21 |
20 |
0 |
0 |
| T159 |
20 |
19 |
0 |
0 |
| T160 |
11 |
10 |
0 |
0 |
| T161 |
16 |
15 |
0 |
0 |
| T162 |
10 |
9 |
0 |
0 |
| T163 |
22 |
21 |
0 |
0 |
| T164 |
19 |
18 |
0 |
0 |
| T165 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T23,T27,T168 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T23,T24,T25 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T23,T27,T168 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
60 |
47 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T27 |
3 |
2 |
0 |
0 |
| T43 |
8 |
7 |
0 |
0 |
| T44 |
10 |
9 |
0 |
0 |
| T159 |
5 |
4 |
0 |
0 |
| T160 |
4 |
3 |
0 |
0 |
| T161 |
6 |
5 |
0 |
0 |
| T162 |
3 |
2 |
0 |
0 |
| T163 |
0 |
3 |
0 |
0 |
| T168 |
3 |
2 |
0 |
0 |
| T170 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
121 |
108 |
0 |
0 |
| T42 |
6 |
5 |
0 |
0 |
| T43 |
9 |
8 |
0 |
0 |
| T44 |
17 |
16 |
0 |
0 |
| T159 |
17 |
16 |
0 |
0 |
| T160 |
8 |
7 |
0 |
0 |
| T161 |
12 |
11 |
0 |
0 |
| T162 |
7 |
6 |
0 |
0 |
| T163 |
17 |
16 |
0 |
0 |
| T164 |
16 |
15 |
0 |
0 |
| T165 |
9 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T26,T27,T28 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T49,T24,T25 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T26,T27,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1080 |
1063 |
0 |
0 |
|
selKnown1 |
425 |
411 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1080 |
1063 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T27 |
365 |
364 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T42 |
12 |
11 |
0 |
0 |
| T43 |
13 |
12 |
0 |
0 |
| T44 |
21 |
20 |
0 |
0 |
| T159 |
16 |
15 |
0 |
0 |
| T160 |
0 |
10 |
0 |
0 |
| T161 |
0 |
9 |
0 |
0 |
| T162 |
0 |
5 |
0 |
0 |
| T168 |
232 |
231 |
0 |
0 |
| T169 |
1 |
0 |
0 |
0 |
| T170 |
346 |
345 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
425 |
411 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T42 |
3 |
2 |
0 |
0 |
| T43 |
6 |
5 |
0 |
0 |
| T44 |
30 |
29 |
0 |
0 |
| T49 |
142 |
141 |
0 |
0 |
| T50 |
172 |
171 |
0 |
0 |
| T159 |
11 |
10 |
0 |
0 |
| T160 |
3 |
2 |
0 |
0 |
| T161 |
8 |
7 |
0 |
0 |
| T162 |
0 |
7 |
0 |
0 |
| T163 |
0 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T27,T168,T25 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T23,T49,T24 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T27,T168,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
70 |
56 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T27 |
3 |
2 |
0 |
0 |
| T42 |
6 |
5 |
0 |
0 |
| T43 |
6 |
5 |
0 |
0 |
| T44 |
8 |
7 |
0 |
0 |
| T159 |
8 |
7 |
0 |
0 |
| T160 |
5 |
4 |
0 |
0 |
| T161 |
4 |
3 |
0 |
0 |
| T162 |
0 |
1 |
0 |
0 |
| T168 |
3 |
2 |
0 |
0 |
| T170 |
3 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
83 |
68 |
0 |
0 |
| T42 |
3 |
2 |
0 |
0 |
| T43 |
5 |
4 |
0 |
0 |
| T44 |
14 |
13 |
0 |
0 |
| T159 |
8 |
7 |
0 |
0 |
| T160 |
6 |
5 |
0 |
0 |
| T161 |
11 |
10 |
0 |
0 |
| T162 |
6 |
5 |
0 |
0 |
| T163 |
11 |
10 |
0 |
0 |
| T164 |
9 |
8 |
0 |
0 |
| T165 |
5 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T23,T80,T49 |
| 0 | 1 | Covered | T48,T49,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T26,T23,T27 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T23,T80,T49 |
| 1 | 1 | Covered | T48,T49,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1267 |
1246 |
0 |
0 |
|
selKnown1 |
545 |
517 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1267 |
1246 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T42 |
15 |
14 |
0 |
0 |
| T43 |
0 |
15 |
0 |
0 |
| T44 |
0 |
26 |
0 |
0 |
| T49 |
546 |
545 |
0 |
0 |
| T50 |
546 |
545 |
0 |
0 |
| T65 |
1 |
0 |
0 |
0 |
| T90 |
1 |
0 |
0 |
0 |
| T92 |
1 |
0 |
0 |
0 |
| T159 |
0 |
26 |
0 |
0 |
| T160 |
0 |
8 |
0 |
0 |
| T161 |
0 |
17 |
0 |
0 |
| T162 |
0 |
5 |
0 |
0 |
| T163 |
0 |
24 |
0 |
0 |
| T171 |
1 |
0 |
0 |
0 |
| T172 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
545 |
517 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T27 |
169 |
168 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T42 |
0 |
10 |
0 |
0 |
| T43 |
0 |
10 |
0 |
0 |
| T44 |
0 |
13 |
0 |
0 |
| T48 |
1 |
0 |
0 |
0 |
| T49 |
1 |
0 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T90 |
1 |
0 |
0 |
0 |
| T159 |
0 |
15 |
0 |
0 |
| T160 |
0 |
12 |
0 |
0 |
| T161 |
0 |
12 |
0 |
0 |
| T162 |
0 |
6 |
0 |
0 |
| T168 |
62 |
61 |
0 |
0 |
| T169 |
1 |
0 |
0 |
0 |
| T170 |
0 |
176 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T23,T80,T49 |
| 0 | 1 | Covered | T48,T49,T24 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T26,T23,T27 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T23,T80,T49 |
| 1 | 1 | Covered | T48,T49,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
1263 |
1242 |
0 |
0 |
|
selKnown1 |
541 |
513 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1263 |
1242 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T42 |
15 |
14 |
0 |
0 |
| T43 |
0 |
14 |
0 |
0 |
| T44 |
0 |
25 |
0 |
0 |
| T49 |
546 |
545 |
0 |
0 |
| T50 |
546 |
545 |
0 |
0 |
| T65 |
1 |
0 |
0 |
0 |
| T90 |
1 |
0 |
0 |
0 |
| T92 |
1 |
0 |
0 |
0 |
| T159 |
0 |
25 |
0 |
0 |
| T160 |
0 |
9 |
0 |
0 |
| T161 |
0 |
17 |
0 |
0 |
| T162 |
0 |
6 |
0 |
0 |
| T163 |
0 |
24 |
0 |
0 |
| T171 |
1 |
0 |
0 |
0 |
| T172 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
541 |
513 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T27 |
169 |
168 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T42 |
0 |
9 |
0 |
0 |
| T43 |
0 |
9 |
0 |
0 |
| T44 |
0 |
13 |
0 |
0 |
| T48 |
1 |
0 |
0 |
0 |
| T49 |
1 |
0 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T90 |
1 |
0 |
0 |
0 |
| T159 |
0 |
14 |
0 |
0 |
| T160 |
0 |
12 |
0 |
0 |
| T161 |
0 |
11 |
0 |
0 |
| T162 |
0 |
5 |
0 |
0 |
| T168 |
62 |
61 |
0 |
0 |
| T169 |
1 |
0 |
0 |
0 |
| T170 |
0 |
176 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T23,T80,T49 |
| 0 | 1 | Covered | T26,T23,T27 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T26,T23,T27 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T23,T80,T49 |
| 1 | 1 | Covered | T26,T23,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
194 |
166 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T42 |
0 |
15 |
0 |
0 |
| T43 |
0 |
8 |
0 |
0 |
| T44 |
0 |
45 |
0 |
0 |
| T49 |
2 |
1 |
0 |
0 |
| T50 |
2 |
1 |
0 |
0 |
| T65 |
1 |
0 |
0 |
0 |
| T90 |
1 |
0 |
0 |
0 |
| T159 |
0 |
14 |
0 |
0 |
| T160 |
0 |
5 |
0 |
0 |
| T161 |
0 |
17 |
0 |
0 |
| T162 |
0 |
13 |
0 |
0 |
| T163 |
0 |
32 |
0 |
0 |
| T168 |
1 |
0 |
0 |
0 |
| T169 |
1 |
0 |
0 |
0 |
| T170 |
1 |
0 |
0 |
0 |
| T171 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
512 |
484 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T27 |
168 |
167 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T42 |
0 |
9 |
0 |
0 |
| T43 |
0 |
15 |
0 |
0 |
| T44 |
0 |
9 |
0 |
0 |
| T48 |
1 |
0 |
0 |
0 |
| T49 |
1 |
0 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T90 |
1 |
0 |
0 |
0 |
| T159 |
0 |
14 |
0 |
0 |
| T160 |
0 |
10 |
0 |
0 |
| T161 |
0 |
9 |
0 |
0 |
| T162 |
0 |
7 |
0 |
0 |
| T168 |
53 |
52 |
0 |
0 |
| T169 |
1 |
0 |
0 |
0 |
| T170 |
0 |
158 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T23,T80,T49 |
| 0 | 1 | Covered | T26,T23,T27 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T26,T23,T27 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T23,T80,T49 |
| 1 | 1 | Covered | T26,T23,T27 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
196 |
168 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T42 |
0 |
15 |
0 |
0 |
| T43 |
0 |
8 |
0 |
0 |
| T44 |
0 |
47 |
0 |
0 |
| T49 |
2 |
1 |
0 |
0 |
| T50 |
2 |
1 |
0 |
0 |
| T65 |
1 |
0 |
0 |
0 |
| T90 |
1 |
0 |
0 |
0 |
| T159 |
0 |
14 |
0 |
0 |
| T160 |
0 |
5 |
0 |
0 |
| T161 |
0 |
18 |
0 |
0 |
| T162 |
0 |
14 |
0 |
0 |
| T163 |
0 |
30 |
0 |
0 |
| T168 |
1 |
0 |
0 |
0 |
| T169 |
1 |
0 |
0 |
0 |
| T170 |
1 |
0 |
0 |
0 |
| T171 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
510 |
482 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
| T27 |
168 |
167 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T42 |
0 |
7 |
0 |
0 |
| T43 |
0 |
12 |
0 |
0 |
| T44 |
0 |
10 |
0 |
0 |
| T48 |
1 |
0 |
0 |
0 |
| T49 |
1 |
0 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T90 |
1 |
0 |
0 |
0 |
| T159 |
0 |
13 |
0 |
0 |
| T160 |
0 |
9 |
0 |
0 |
| T161 |
0 |
10 |
0 |
0 |
| T162 |
0 |
7 |
0 |
0 |
| T168 |
53 |
52 |
0 |
0 |
| T169 |
1 |
0 |
0 |
0 |
| T170 |
0 |
158 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T80,T24,T90 |
| 0 | 1 | Covered | T23,T25,T42 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T27,T168,T24 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T80,T24,T90 |
| 1 | 1 | Covered | T23,T25,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
186 |
168 |
0 |
0 |
|
selKnown1 |
25537 |
25507 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
186 |
168 |
0 |
0 |
| T42 |
7 |
6 |
0 |
0 |
| T43 |
18 |
17 |
0 |
0 |
| T44 |
23 |
22 |
0 |
0 |
| T159 |
24 |
23 |
0 |
0 |
| T160 |
24 |
23 |
0 |
0 |
| T161 |
23 |
22 |
0 |
0 |
| T162 |
9 |
8 |
0 |
0 |
| T163 |
21 |
20 |
0 |
0 |
| T164 |
19 |
18 |
0 |
0 |
| T165 |
10 |
9 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25537 |
25507 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
18 |
17 |
0 |
0 |
| T27 |
398 |
397 |
0 |
0 |
| T28 |
18 |
17 |
0 |
0 |
| T54 |
20 |
19 |
0 |
0 |
| T55 |
20 |
19 |
0 |
0 |
| T56 |
20 |
19 |
0 |
0 |
| T76 |
1421 |
1420 |
0 |
0 |
| T79 |
1669 |
1668 |
0 |
0 |
| T168 |
276 |
275 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T80,T24,T90 |
| 0 | 1 | Covered | T23,T25,T42 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T27,T168,T24 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T80,T24,T90 |
| 1 | 1 | Covered | T23,T25,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
185 |
167 |
0 |
0 |
|
selKnown1 |
25538 |
25508 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
185 |
167 |
0 |
0 |
| T42 |
7 |
6 |
0 |
0 |
| T43 |
18 |
17 |
0 |
0 |
| T44 |
21 |
20 |
0 |
0 |
| T159 |
24 |
23 |
0 |
0 |
| T160 |
22 |
21 |
0 |
0 |
| T161 |
24 |
23 |
0 |
0 |
| T162 |
9 |
8 |
0 |
0 |
| T163 |
21 |
20 |
0 |
0 |
| T164 |
19 |
18 |
0 |
0 |
| T165 |
12 |
11 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25538 |
25508 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
18 |
17 |
0 |
0 |
| T27 |
398 |
397 |
0 |
0 |
| T28 |
18 |
17 |
0 |
0 |
| T54 |
20 |
19 |
0 |
0 |
| T55 |
20 |
19 |
0 |
0 |
| T56 |
20 |
19 |
0 |
0 |
| T76 |
1421 |
1420 |
0 |
0 |
| T79 |
1669 |
1668 |
0 |
0 |
| T168 |
276 |
275 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T109,T23,T173 |
| 0 | 1 | Covered | T26,T109,T173 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T23,T27,T168 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T109,T23,T173 |
| 1 | 1 | Covered | T26,T109,T173 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
608 |
566 |
0 |
0 |
|
selKnown1 |
25510 |
25479 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
608 |
566 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
8 |
7 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T48 |
1 |
0 |
0 |
0 |
| T49 |
135 |
134 |
0 |
0 |
| T50 |
0 |
164 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T109 |
2 |
1 |
0 |
0 |
| T173 |
30 |
29 |
0 |
0 |
| T174 |
0 |
1 |
0 |
0 |
| T175 |
0 |
1 |
0 |
0 |
| T176 |
0 |
28 |
0 |
0 |
| T177 |
0 |
1 |
0 |
0 |
| T178 |
0 |
7 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25510 |
25479 |
0 |
0 |
| T23 |
2 |
1 |
0 |
0 |
| T26 |
18 |
17 |
0 |
0 |
| T27 |
399 |
398 |
0 |
0 |
| T28 |
18 |
17 |
0 |
0 |
| T54 |
20 |
19 |
0 |
0 |
| T55 |
20 |
19 |
0 |
0 |
| T56 |
20 |
19 |
0 |
0 |
| T76 |
1421 |
1420 |
0 |
0 |
| T79 |
1669 |
1668 |
0 |
0 |
| T168 |
266 |
265 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T109,T23,T173 |
| 0 | 1 | Covered | T26,T109,T173 |
| 1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T23,T27,T168 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T109,T23,T173 |
| 1 | 1 | Covered | T26,T109,T173 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
609 |
567 |
0 |
0 |
|
selKnown1 |
25513 |
25482 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
609 |
567 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
8 |
7 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T48 |
1 |
0 |
0 |
0 |
| T49 |
135 |
134 |
0 |
0 |
| T50 |
0 |
164 |
0 |
0 |
| T80 |
1 |
0 |
0 |
0 |
| T109 |
2 |
1 |
0 |
0 |
| T173 |
30 |
29 |
0 |
0 |
| T174 |
0 |
1 |
0 |
0 |
| T175 |
0 |
1 |
0 |
0 |
| T176 |
0 |
28 |
0 |
0 |
| T177 |
0 |
1 |
0 |
0 |
| T178 |
0 |
7 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25513 |
25482 |
0 |
0 |
| T23 |
2 |
1 |
0 |
0 |
| T26 |
18 |
17 |
0 |
0 |
| T27 |
399 |
398 |
0 |
0 |
| T28 |
18 |
17 |
0 |
0 |
| T54 |
20 |
19 |
0 |
0 |
| T55 |
20 |
19 |
0 |
0 |
| T56 |
20 |
19 |
0 |
0 |
| T76 |
1421 |
1420 |
0 |
0 |
| T79 |
1669 |
1668 |
0 |
0 |
| T168 |
266 |
265 |
0 |
0 |