Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T19,T23 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
7145 |
6682 |
0 |
0 |
selKnown1 |
102651 |
101309 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
7145 |
6682 |
0 |
0 |
T22 |
19 |
18 |
0 |
0 |
T23 |
153 |
152 |
0 |
0 |
T41 |
11 |
9 |
0 |
0 |
T42 |
26 |
24 |
0 |
0 |
T43 |
19 |
17 |
0 |
0 |
T48 |
22 |
20 |
0 |
0 |
T57 |
2 |
1 |
0 |
0 |
T58 |
2 |
1 |
0 |
0 |
T59 |
3 |
2 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T73 |
1 |
0 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
4 |
3 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T77 |
0 |
23 |
0 |
0 |
T80 |
46 |
45 |
0 |
0 |
T126 |
4 |
3 |
0 |
0 |
T187 |
4 |
3 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
T204 |
14 |
13 |
0 |
0 |
T205 |
6 |
5 |
0 |
0 |
T206 |
3 |
2 |
0 |
0 |
T207 |
3 |
2 |
0 |
0 |
T208 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102651 |
101309 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T23 |
105 |
104 |
0 |
0 |
T41 |
197 |
197 |
0 |
0 |
T42 |
66 |
67 |
0 |
0 |
T43 |
167 |
170 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T48 |
114 |
116 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T92 |
1 |
0 |
0 |
0 |
T93 |
1 |
0 |
0 |
0 |
T94 |
1 |
0 |
0 |
0 |
T123 |
0 |
1 |
0 |
0 |
T166 |
0 |
2 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T186 |
0 |
2 |
0 |
0 |
T204 |
148 |
159 |
0 |
0 |
T205 |
83 |
80 |
0 |
0 |
T206 |
180 |
172 |
0 |
0 |
T207 |
91 |
83 |
0 |
0 |
T208 |
70 |
62 |
0 |
0 |
T209 |
183 |
188 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T60,T57 |
0 | 1 | Covered | T6,T60,T57 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T60,T57 |
1 | 1 | Covered | T6,T60,T57 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
694 |
563 |
0 |
0 |
T57 |
2 |
1 |
0 |
0 |
T58 |
2 |
1 |
0 |
0 |
T59 |
3 |
2 |
0 |
0 |
T67 |
1 |
0 |
0 |
0 |
T73 |
1 |
0 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
4 |
3 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T77 |
0 |
23 |
0 |
0 |
T80 |
46 |
45 |
0 |
0 |
T126 |
4 |
3 |
0 |
0 |
T187 |
4 |
3 |
0 |
0 |
T188 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1762 |
755 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
2 |
1 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T92 |
1 |
0 |
0 |
0 |
T93 |
1 |
0 |
0 |
0 |
T94 |
1 |
0 |
0 |
0 |
T123 |
0 |
1 |
0 |
0 |
T166 |
0 |
2 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T186 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T210,T211 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T210,T211 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
868 |
852 |
0 |
0 |
T22 |
19 |
18 |
0 |
0 |
T23 |
153 |
152 |
0 |
0 |
T41 |
8 |
7 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
13 |
12 |
0 |
0 |
T48 |
16 |
15 |
0 |
0 |
T210 |
290 |
289 |
0 |
0 |
T211 |
223 |
222 |
0 |
0 |
T212 |
19 |
18 |
0 |
0 |
T213 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
174 |
157 |
0 |
0 |
T41 |
18 |
17 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
22 |
21 |
0 |
0 |
T48 |
19 |
18 |
0 |
0 |
T204 |
21 |
20 |
0 |
0 |
T205 |
7 |
6 |
0 |
0 |
T206 |
22 |
21 |
0 |
0 |
T207 |
10 |
9 |
0 |
0 |
T208 |
12 |
11 |
0 |
0 |
T209 |
28 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T41,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T41,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T41,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57 |
46 |
0 |
0 |
T41 |
3 |
2 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
6 |
5 |
0 |
0 |
T48 |
6 |
5 |
0 |
0 |
T204 |
14 |
13 |
0 |
0 |
T205 |
6 |
5 |
0 |
0 |
T206 |
3 |
2 |
0 |
0 |
T207 |
3 |
2 |
0 |
0 |
T208 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
151 |
140 |
0 |
0 |
T41 |
25 |
24 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
18 |
17 |
0 |
0 |
T48 |
14 |
13 |
0 |
0 |
T204 |
16 |
15 |
0 |
0 |
T205 |
9 |
8 |
0 |
0 |
T206 |
22 |
21 |
0 |
0 |
T207 |
9 |
8 |
0 |
0 |
T208 |
8 |
7 |
0 |
0 |
T209 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T23,T210 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T24,T46 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T23,T210 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
896 |
879 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
19 |
18 |
0 |
0 |
T23 |
140 |
139 |
0 |
0 |
T41 |
10 |
9 |
0 |
0 |
T42 |
22 |
21 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T48 |
0 |
13 |
0 |
0 |
T210 |
312 |
311 |
0 |
0 |
T211 |
237 |
236 |
0 |
0 |
T212 |
19 |
18 |
0 |
0 |
T213 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
165 |
151 |
0 |
0 |
T41 |
25 |
24 |
0 |
0 |
T42 |
6 |
5 |
0 |
0 |
T43 |
24 |
23 |
0 |
0 |
T48 |
12 |
11 |
0 |
0 |
T204 |
19 |
18 |
0 |
0 |
T205 |
13 |
12 |
0 |
0 |
T206 |
14 |
13 |
0 |
0 |
T207 |
12 |
11 |
0 |
0 |
T208 |
14 |
13 |
0 |
0 |
T209 |
22 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T41,T42 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T41,T42 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67 |
56 |
0 |
0 |
T41 |
7 |
6 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
7 |
6 |
0 |
0 |
T48 |
6 |
5 |
0 |
0 |
T204 |
6 |
5 |
0 |
0 |
T205 |
3 |
2 |
0 |
0 |
T206 |
7 |
6 |
0 |
0 |
T207 |
6 |
5 |
0 |
0 |
T208 |
8 |
7 |
0 |
0 |
T209 |
8 |
7 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
162 |
149 |
0 |
0 |
T41 |
25 |
24 |
0 |
0 |
T42 |
5 |
4 |
0 |
0 |
T43 |
26 |
25 |
0 |
0 |
T48 |
12 |
11 |
0 |
0 |
T204 |
19 |
18 |
0 |
0 |
T205 |
13 |
12 |
0 |
0 |
T206 |
19 |
18 |
0 |
0 |
T207 |
13 |
12 |
0 |
0 |
T208 |
14 |
13 |
0 |
0 |
T209 |
13 |
12 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T212 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T41,T42 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T212 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1194 |
1177 |
0 |
0 |
selKnown1 |
178 |
167 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1194 |
1177 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
295 |
294 |
0 |
0 |
T41 |
8 |
7 |
0 |
0 |
T42 |
18 |
17 |
0 |
0 |
T43 |
9 |
8 |
0 |
0 |
T48 |
17 |
16 |
0 |
0 |
T204 |
0 |
22 |
0 |
0 |
T205 |
0 |
7 |
0 |
0 |
T209 |
0 |
11 |
0 |
0 |
T210 |
393 |
392 |
0 |
0 |
T211 |
358 |
357 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
178 |
167 |
0 |
0 |
T41 |
27 |
26 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
18 |
17 |
0 |
0 |
T48 |
21 |
20 |
0 |
0 |
T204 |
17 |
16 |
0 |
0 |
T205 |
7 |
6 |
0 |
0 |
T206 |
29 |
28 |
0 |
0 |
T207 |
11 |
10 |
0 |
0 |
T208 |
7 |
6 |
0 |
0 |
T209 |
28 |
27 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T23,T210,T20 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T21,T41 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T23,T210,T20 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
77 |
62 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
3 |
2 |
0 |
0 |
T41 |
6 |
5 |
0 |
0 |
T42 |
8 |
7 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T48 |
9 |
8 |
0 |
0 |
T204 |
10 |
9 |
0 |
0 |
T205 |
0 |
2 |
0 |
0 |
T209 |
0 |
6 |
0 |
0 |
T210 |
3 |
2 |
0 |
0 |
T211 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
170 |
158 |
0 |
0 |
T41 |
24 |
23 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
19 |
18 |
0 |
0 |
T48 |
18 |
17 |
0 |
0 |
T204 |
17 |
16 |
0 |
0 |
T205 |
7 |
6 |
0 |
0 |
T206 |
24 |
23 |
0 |
0 |
T207 |
17 |
16 |
0 |
0 |
T208 |
6 |
5 |
0 |
0 |
T209 |
24 |
23 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T41,T42,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T19,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1215 |
1197 |
0 |
0 |
selKnown1 |
163 |
153 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1215 |
1197 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
282 |
281 |
0 |
0 |
T41 |
8 |
7 |
0 |
0 |
T42 |
24 |
23 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T48 |
16 |
15 |
0 |
0 |
T204 |
0 |
16 |
0 |
0 |
T205 |
0 |
3 |
0 |
0 |
T209 |
0 |
12 |
0 |
0 |
T210 |
415 |
414 |
0 |
0 |
T211 |
371 |
370 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163 |
153 |
0 |
0 |
T41 |
29 |
28 |
0 |
0 |
T42 |
6 |
5 |
0 |
0 |
T43 |
19 |
18 |
0 |
0 |
T48 |
11 |
10 |
0 |
0 |
T204 |
20 |
19 |
0 |
0 |
T205 |
11 |
10 |
0 |
0 |
T206 |
26 |
25 |
0 |
0 |
T207 |
11 |
10 |
0 |
0 |
T208 |
4 |
3 |
0 |
0 |
T209 |
26 |
25 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T19,T23,T210 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T19,T23,T210 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
74 |
59 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
3 |
2 |
0 |
0 |
T41 |
2 |
1 |
0 |
0 |
T42 |
9 |
8 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T48 |
4 |
3 |
0 |
0 |
T204 |
8 |
7 |
0 |
0 |
T205 |
2 |
1 |
0 |
0 |
T209 |
0 |
9 |
0 |
0 |
T210 |
3 |
2 |
0 |
0 |
T211 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157 |
144 |
0 |
0 |
T41 |
24 |
23 |
0 |
0 |
T42 |
9 |
8 |
0 |
0 |
T43 |
21 |
20 |
0 |
0 |
T48 |
7 |
6 |
0 |
0 |
T204 |
19 |
18 |
0 |
0 |
T205 |
16 |
15 |
0 |
0 |
T206 |
24 |
23 |
0 |
0 |
T207 |
8 |
7 |
0 |
0 |
T208 |
5 |
4 |
0 |
0 |
T209 |
21 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T58,T76,T86 |
0 | 1 | Covered | T19,T24,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T76,T86 |
1 | 1 | Covered | T19,T24,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
187 |
165 |
0 |
0 |
T41 |
21 |
20 |
0 |
0 |
T42 |
13 |
12 |
0 |
0 |
T43 |
25 |
24 |
0 |
0 |
T48 |
21 |
20 |
0 |
0 |
T204 |
19 |
18 |
0 |
0 |
T205 |
20 |
19 |
0 |
0 |
T206 |
25 |
24 |
0 |
0 |
T208 |
18 |
17 |
0 |
0 |
T209 |
12 |
11 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
692 |
665 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
118 |
117 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T41 |
0 |
6 |
0 |
0 |
T42 |
0 |
15 |
0 |
0 |
T43 |
0 |
12 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
0 |
13 |
0 |
0 |
T204 |
0 |
15 |
0 |
0 |
T205 |
0 |
5 |
0 |
0 |
T209 |
0 |
7 |
0 |
0 |
T210 |
254 |
253 |
0 |
0 |
T211 |
0 |
186 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
1 |
0 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T58,T76,T86 |
0 | 1 | Covered | T19,T24,T46 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T76,T86 |
1 | 1 | Covered | T19,T24,T46 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
184 |
162 |
0 |
0 |
T41 |
22 |
21 |
0 |
0 |
T42 |
15 |
14 |
0 |
0 |
T43 |
23 |
22 |
0 |
0 |
T48 |
22 |
21 |
0 |
0 |
T204 |
19 |
18 |
0 |
0 |
T205 |
19 |
18 |
0 |
0 |
T206 |
24 |
23 |
0 |
0 |
T208 |
16 |
15 |
0 |
0 |
T209 |
11 |
10 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
690 |
663 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
118 |
117 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T41 |
0 |
7 |
0 |
0 |
T42 |
0 |
13 |
0 |
0 |
T43 |
0 |
13 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T204 |
0 |
16 |
0 |
0 |
T205 |
0 |
5 |
0 |
0 |
T209 |
0 |
8 |
0 |
0 |
T210 |
254 |
253 |
0 |
0 |
T211 |
0 |
186 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
1 |
0 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T58,T76,T86 |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T76,T86 |
1 | 1 | Covered | T22,T19,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
205 |
179 |
0 |
0 |
T41 |
30 |
29 |
0 |
0 |
T42 |
20 |
19 |
0 |
0 |
T43 |
25 |
24 |
0 |
0 |
T48 |
15 |
14 |
0 |
0 |
T204 |
29 |
28 |
0 |
0 |
T205 |
14 |
13 |
0 |
0 |
T206 |
12 |
11 |
0 |
0 |
T207 |
23 |
22 |
0 |
0 |
T208 |
8 |
7 |
0 |
0 |
T209 |
13 |
12 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
720 |
692 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
105 |
104 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T41 |
0 |
8 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T43 |
0 |
11 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
0 |
10 |
0 |
0 |
T204 |
0 |
19 |
0 |
0 |
T205 |
0 |
5 |
0 |
0 |
T209 |
0 |
13 |
0 |
0 |
T210 |
276 |
275 |
0 |
0 |
T211 |
0 |
199 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
1 |
0 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T58,T76,T86 |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T19,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T76,T86 |
1 | 1 | Covered | T22,T19,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
206 |
180 |
0 |
0 |
T41 |
29 |
28 |
0 |
0 |
T42 |
19 |
18 |
0 |
0 |
T43 |
24 |
23 |
0 |
0 |
T48 |
15 |
14 |
0 |
0 |
T204 |
30 |
29 |
0 |
0 |
T205 |
13 |
12 |
0 |
0 |
T206 |
13 |
12 |
0 |
0 |
T207 |
24 |
23 |
0 |
0 |
T208 |
8 |
7 |
0 |
0 |
T209 |
15 |
14 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
717 |
689 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T23 |
105 |
104 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T41 |
0 |
7 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T47 |
1 |
0 |
0 |
0 |
T48 |
0 |
10 |
0 |
0 |
T204 |
0 |
19 |
0 |
0 |
T205 |
0 |
5 |
0 |
0 |
T209 |
0 |
11 |
0 |
0 |
T210 |
276 |
275 |
0 |
0 |
T211 |
0 |
199 |
0 |
0 |
T212 |
1 |
0 |
0 |
0 |
T213 |
1 |
0 |
0 |
0 |
T214 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T58,T76,T86 |
0 | 1 | Covered | T19,T20,T41 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T23,T210 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T76,T86 |
1 | 1 | Covered | T19,T20,T41 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
233 |
215 |
0 |
0 |
selKnown1 |
24179 |
24149 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233 |
215 |
0 |
0 |
T41 |
37 |
36 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
26 |
25 |
0 |
0 |
T48 |
24 |
23 |
0 |
0 |
T204 |
23 |
22 |
0 |
0 |
T205 |
23 |
22 |
0 |
0 |
T206 |
21 |
20 |
0 |
0 |
T207 |
25 |
24 |
0 |
0 |
T208 |
14 |
13 |
0 |
0 |
T209 |
20 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24179 |
24149 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T22 |
18 |
17 |
0 |
0 |
T23 |
328 |
327 |
0 |
0 |
T27 |
4009 |
4008 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T91 |
3996 |
3995 |
0 |
0 |
T165 |
1658 |
1657 |
0 |
0 |
T212 |
18 |
17 |
0 |
0 |
T215 |
2004 |
2003 |
0 |
0 |
T216 |
1660 |
1659 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T58,T76,T86 |
0 | 1 | Covered | T19,T20,T41 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T19,T23,T210 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T76,T86 |
1 | 1 | Covered | T19,T20,T41 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
233 |
215 |
0 |
0 |
selKnown1 |
24182 |
24152 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
233 |
215 |
0 |
0 |
T41 |
37 |
36 |
0 |
0 |
T42 |
12 |
11 |
0 |
0 |
T43 |
26 |
25 |
0 |
0 |
T48 |
26 |
25 |
0 |
0 |
T204 |
22 |
21 |
0 |
0 |
T205 |
23 |
22 |
0 |
0 |
T206 |
22 |
21 |
0 |
0 |
T207 |
24 |
23 |
0 |
0 |
T208 |
14 |
13 |
0 |
0 |
T209 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24182 |
24152 |
0 |
0 |
T19 |
2 |
1 |
0 |
0 |
T22 |
18 |
17 |
0 |
0 |
T23 |
328 |
327 |
0 |
0 |
T27 |
4009 |
4008 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T91 |
3996 |
3995 |
0 |
0 |
T165 |
1658 |
1657 |
0 |
0 |
T212 |
18 |
17 |
0 |
0 |
T215 |
2004 |
2003 |
0 |
0 |
T216 |
1660 |
1659 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T217,T58,T31 |
0 | 1 | Covered | T217,T31,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T19,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T217,T58,T31 |
1 | 1 | Covered | T217,T31,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
376 |
336 |
0 |
0 |
selKnown1 |
24192 |
24160 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
376 |
336 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
8 |
7 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T217 |
2 |
1 |
0 |
0 |
T218 |
2 |
1 |
0 |
0 |
T219 |
0 |
33 |
0 |
0 |
T220 |
0 |
7 |
0 |
0 |
T221 |
0 |
29 |
0 |
0 |
T222 |
0 |
7 |
0 |
0 |
T223 |
0 |
1 |
0 |
0 |
T224 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24192 |
24160 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
18 |
17 |
0 |
0 |
T23 |
315 |
314 |
0 |
0 |
T27 |
4009 |
4008 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T91 |
3996 |
3995 |
0 |
0 |
T165 |
1658 |
1657 |
0 |
0 |
T210 |
0 |
448 |
0 |
0 |
T212 |
18 |
17 |
0 |
0 |
T215 |
2004 |
2003 |
0 |
0 |
T216 |
1660 |
1659 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T217,T58,T31 |
0 | 1 | Covered | T217,T31,T22 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T19,T23 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T217,T58,T31 |
1 | 1 | Covered | T217,T31,T22 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
379 |
339 |
0 |
0 |
selKnown1 |
24197 |
24165 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
379 |
339 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
8 |
7 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T58 |
1 |
0 |
0 |
0 |
T76 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T217 |
2 |
1 |
0 |
0 |
T218 |
2 |
1 |
0 |
0 |
T219 |
0 |
33 |
0 |
0 |
T220 |
0 |
7 |
0 |
0 |
T221 |
0 |
29 |
0 |
0 |
T222 |
0 |
7 |
0 |
0 |
T223 |
0 |
1 |
0 |
0 |
T224 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24197 |
24165 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T22 |
18 |
17 |
0 |
0 |
T23 |
315 |
314 |
0 |
0 |
T27 |
4009 |
4008 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T91 |
3996 |
3995 |
0 |
0 |
T165 |
1658 |
1657 |
0 |
0 |
T210 |
0 |
448 |
0 |
0 |
T212 |
18 |
17 |
0 |
0 |
T215 |
2004 |
2003 |
0 |
0 |
T216 |
1660 |
1659 |
0 |
0 |