Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T42,T24,T25 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T24,T25 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T42,T24,T25 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
14810 |
14332 |
0 |
0 |
selKnown1 |
121428 |
120072 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
14810 |
14332 |
0 |
0 |
T19 |
6 |
5 |
0 |
0 |
T24 |
883 |
882 |
0 |
0 |
T36 |
11 |
9 |
0 |
0 |
T37 |
16 |
14 |
0 |
0 |
T38 |
10 |
8 |
0 |
0 |
T43 |
8 |
25 |
0 |
0 |
T46 |
10 |
9 |
0 |
0 |
T57 |
3 |
2 |
0 |
0 |
T58 |
3 |
2 |
0 |
0 |
T60 |
9 |
8 |
0 |
0 |
T61 |
2 |
1 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T70 |
4 |
3 |
0 |
0 |
T115 |
1 |
0 |
0 |
0 |
T116 |
1 |
0 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
T166 |
0 |
2 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
T182 |
3 |
2 |
0 |
0 |
T183 |
5 |
4 |
0 |
0 |
T184 |
5 |
4 |
0 |
0 |
T185 |
12 |
11 |
0 |
0 |
T186 |
4 |
3 |
0 |
0 |
T187 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121428 |
120072 |
0 |
0 |
T18 |
3 |
2 |
0 |
0 |
T19 |
0 |
5 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T36 |
10 |
16 |
0 |
0 |
T37 |
6 |
9 |
0 |
0 |
T38 |
4 |
10 |
0 |
0 |
T39 |
2 |
1 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T41 |
3 |
2 |
0 |
0 |
T42 |
546 |
544 |
0 |
0 |
T43 |
21 |
40 |
0 |
0 |
T46 |
14 |
30 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T145 |
3 |
2 |
0 |
0 |
T162 |
2 |
1 |
0 |
0 |
T183 |
19 |
41 |
0 |
0 |
T184 |
8 |
13 |
0 |
0 |
T185 |
12 |
25 |
0 |
0 |
T186 |
26 |
25 |
0 |
0 |
T187 |
15 |
14 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T59,T60,T61 |
0 | 1 | Covered | T59,T60,T61 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T59,T60,T61 |
1 | 1 | Covered | T59,T60,T61 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
864 |
732 |
0 |
0 |
T19 |
6 |
5 |
0 |
0 |
T57 |
3 |
2 |
0 |
0 |
T58 |
3 |
2 |
0 |
0 |
T60 |
9 |
8 |
0 |
0 |
T61 |
2 |
1 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T70 |
4 |
3 |
0 |
0 |
T115 |
1 |
0 |
0 |
0 |
T116 |
1 |
0 |
0 |
0 |
T165 |
0 |
2 |
0 |
0 |
T166 |
0 |
2 |
0 |
0 |
T167 |
0 |
1 |
0 |
0 |
T182 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1777 |
765 |
0 |
0 |
T18 |
3 |
2 |
0 |
0 |
T19 |
0 |
5 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T39 |
2 |
1 |
0 |
0 |
T40 |
2 |
1 |
0 |
0 |
T41 |
3 |
2 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T59 |
1 |
0 |
0 |
0 |
T60 |
1 |
0 |
0 |
0 |
T67 |
0 |
1 |
0 |
0 |
T119 |
0 |
1 |
0 |
0 |
T145 |
3 |
2 |
0 |
0 |
T162 |
2 |
1 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2047 |
2030 |
0 |
0 |
selKnown1 |
1251 |
1231 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2047 |
2030 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
883 |
882 |
0 |
0 |
T25 |
459 |
458 |
0 |
0 |
T26 |
285 |
284 |
0 |
0 |
T36 |
7 |
6 |
0 |
0 |
T37 |
10 |
9 |
0 |
0 |
T38 |
6 |
5 |
0 |
0 |
T43 |
0 |
18 |
0 |
0 |
T189 |
75 |
74 |
0 |
0 |
T190 |
192 |
191 |
0 |
0 |
T191 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1251 |
1231 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T36 |
0 |
7 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T38 |
0 |
7 |
0 |
0 |
T42 |
545 |
544 |
0 |
0 |
T43 |
0 |
20 |
0 |
0 |
T44 |
545 |
544 |
0 |
0 |
T46 |
0 |
17 |
0 |
0 |
T183 |
0 |
23 |
0 |
0 |
T184 |
0 |
6 |
0 |
0 |
T185 |
0 |
14 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T21,T22,T23 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T44,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T21,T22,T23 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[11].gen_mux_spi_host_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65 |
52 |
0 |
0 |
T36 |
4 |
3 |
0 |
0 |
T37 |
6 |
5 |
0 |
0 |
T38 |
4 |
3 |
0 |
0 |
T43 |
8 |
7 |
0 |
0 |
T46 |
10 |
9 |
0 |
0 |
T183 |
5 |
4 |
0 |
0 |
T184 |
5 |
4 |
0 |
0 |
T185 |
12 |
11 |
0 |
0 |
T186 |
4 |
3 |
0 |
0 |
T187 |
4 |
3 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140 |
125 |
0 |
0 |
T36 |
10 |
9 |
0 |
0 |
T37 |
6 |
5 |
0 |
0 |
T38 |
4 |
3 |
0 |
0 |
T43 |
21 |
20 |
0 |
0 |
T46 |
14 |
13 |
0 |
0 |
T183 |
19 |
18 |
0 |
0 |
T184 |
8 |
7 |
0 |
0 |
T185 |
12 |
11 |
0 |
0 |
T186 |
26 |
25 |
0 |
0 |
T187 |
15 |
14 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T44,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2092 |
2075 |
0 |
0 |
selKnown1 |
148 |
133 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2092 |
2075 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
933 |
932 |
0 |
0 |
T25 |
467 |
466 |
0 |
0 |
T26 |
284 |
283 |
0 |
0 |
T36 |
7 |
6 |
0 |
0 |
T37 |
10 |
9 |
0 |
0 |
T38 |
3 |
2 |
0 |
0 |
T43 |
0 |
15 |
0 |
0 |
T189 |
78 |
77 |
0 |
0 |
T190 |
195 |
194 |
0 |
0 |
T191 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
148 |
133 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T36 |
16 |
15 |
0 |
0 |
T37 |
9 |
8 |
0 |
0 |
T38 |
6 |
5 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
26 |
25 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T46 |
9 |
8 |
0 |
0 |
T183 |
0 |
13 |
0 |
0 |
T184 |
0 |
8 |
0 |
0 |
T185 |
0 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T22,T23,T36 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T44,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T22,T23,T36 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[12].gen_mux_spi_host_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53 |
42 |
0 |
0 |
T36 |
4 |
3 |
0 |
0 |
T37 |
2 |
1 |
0 |
0 |
T43 |
4 |
3 |
0 |
0 |
T46 |
8 |
7 |
0 |
0 |
T183 |
7 |
6 |
0 |
0 |
T184 |
7 |
6 |
0 |
0 |
T185 |
6 |
5 |
0 |
0 |
T186 |
10 |
9 |
0 |
0 |
T187 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
139 |
125 |
0 |
0 |
T36 |
13 |
12 |
0 |
0 |
T37 |
12 |
11 |
0 |
0 |
T38 |
5 |
4 |
0 |
0 |
T43 |
25 |
24 |
0 |
0 |
T46 |
7 |
6 |
0 |
0 |
T183 |
18 |
17 |
0 |
0 |
T184 |
11 |
10 |
0 |
0 |
T185 |
10 |
9 |
0 |
0 |
T186 |
20 |
19 |
0 |
0 |
T187 |
14 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T23,T36,T37 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2432 |
2414 |
0 |
0 |
selKnown1 |
172 |
161 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2432 |
2414 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
868 |
867 |
0 |
0 |
T25 |
443 |
442 |
0 |
0 |
T26 |
433 |
432 |
0 |
0 |
T36 |
7 |
6 |
0 |
0 |
T37 |
7 |
6 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T46 |
0 |
18 |
0 |
0 |
T189 |
213 |
212 |
0 |
0 |
T190 |
356 |
355 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
172 |
161 |
0 |
0 |
T36 |
17 |
16 |
0 |
0 |
T37 |
11 |
10 |
0 |
0 |
T43 |
24 |
23 |
0 |
0 |
T46 |
23 |
22 |
0 |
0 |
T183 |
21 |
20 |
0 |
0 |
T184 |
6 |
5 |
0 |
0 |
T185 |
16 |
15 |
0 |
0 |
T186 |
27 |
26 |
0 |
0 |
T187 |
25 |
24 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T22,T23,T36 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[17].gen_mux_spi_dev_d2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81 |
64 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T36 |
7 |
6 |
0 |
0 |
T37 |
4 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T43 |
0 |
11 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
163 |
151 |
0 |
0 |
T36 |
20 |
19 |
0 |
0 |
T37 |
11 |
10 |
0 |
0 |
T38 |
2 |
1 |
0 |
0 |
T43 |
25 |
24 |
0 |
0 |
T46 |
20 |
19 |
0 |
0 |
T183 |
21 |
20 |
0 |
0 |
T184 |
10 |
9 |
0 |
0 |
T185 |
11 |
10 |
0 |
0 |
T186 |
23 |
22 |
0 |
0 |
T187 |
18 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T44,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
2496 |
2478 |
0 |
0 |
selKnown1 |
464 |
450 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2496 |
2478 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
917 |
916 |
0 |
0 |
T25 |
451 |
450 |
0 |
0 |
T26 |
433 |
432 |
0 |
0 |
T36 |
10 |
9 |
0 |
0 |
T37 |
9 |
8 |
0 |
0 |
T38 |
0 |
5 |
0 |
0 |
T43 |
0 |
13 |
0 |
0 |
T46 |
0 |
19 |
0 |
0 |
T189 |
216 |
215 |
0 |
0 |
T190 |
359 |
358 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
464 |
450 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T36 |
17 |
16 |
0 |
0 |
T37 |
5 |
4 |
0 |
0 |
T38 |
10 |
9 |
0 |
0 |
T42 |
127 |
126 |
0 |
0 |
T43 |
19 |
18 |
0 |
0 |
T44 |
162 |
161 |
0 |
0 |
T46 |
21 |
20 |
0 |
0 |
T183 |
24 |
23 |
0 |
0 |
T184 |
0 |
1 |
0 |
0 |
T185 |
0 |
19 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T44,T21 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T24,T25,T26 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[18].gen_mux_spi_dev_d3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68 |
51 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T24 |
3 |
2 |
0 |
0 |
T25 |
3 |
2 |
0 |
0 |
T26 |
3 |
2 |
0 |
0 |
T36 |
3 |
2 |
0 |
0 |
T37 |
6 |
5 |
0 |
0 |
T38 |
5 |
4 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T46 |
0 |
7 |
0 |
0 |
T189 |
3 |
2 |
0 |
0 |
T190 |
3 |
2 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153 |
138 |
0 |
0 |
T36 |
19 |
18 |
0 |
0 |
T37 |
6 |
5 |
0 |
0 |
T38 |
9 |
8 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T46 |
17 |
16 |
0 |
0 |
T183 |
22 |
21 |
0 |
0 |
T184 |
9 |
8 |
0 |
0 |
T185 |
15 |
14 |
0 |
0 |
T186 |
15 |
14 |
0 |
0 |
T187 |
19 |
18 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T42,T80,T8 |
0 | 1 | Covered | T42,T44,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T42,T80,T8 |
1 | 1 | Covered | T42,T44,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1266 |
1245 |
0 |
0 |
selKnown1 |
1898 |
1872 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1266 |
1245 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T36 |
0 |
15 |
0 |
0 |
T37 |
0 |
18 |
0 |
0 |
T38 |
0 |
21 |
0 |
0 |
T42 |
546 |
545 |
0 |
0 |
T43 |
0 |
18 |
0 |
0 |
T44 |
546 |
545 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T46 |
0 |
19 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T183 |
0 |
13 |
0 |
0 |
T184 |
0 |
8 |
0 |
0 |
T185 |
0 |
10 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1898 |
1872 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T24 |
868 |
867 |
0 |
0 |
T25 |
443 |
442 |
0 |
0 |
T26 |
249 |
248 |
0 |
0 |
T36 |
0 |
10 |
0 |
0 |
T37 |
0 |
11 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T43 |
0 |
15 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T46 |
0 |
19 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T189 |
40 |
39 |
0 |
0 |
T190 |
0 |
155 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T42,T80,T8 |
0 | 1 | Covered | T42,T44,T21 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T42,T80,T8 |
1 | 1 | Covered | T42,T44,T21 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
1267 |
1246 |
0 |
0 |
selKnown1 |
1894 |
1868 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1267 |
1246 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T36 |
0 |
14 |
0 |
0 |
T37 |
0 |
17 |
0 |
0 |
T38 |
0 |
20 |
0 |
0 |
T42 |
546 |
545 |
0 |
0 |
T43 |
0 |
19 |
0 |
0 |
T44 |
546 |
545 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T46 |
0 |
20 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T183 |
0 |
13 |
0 |
0 |
T184 |
0 |
8 |
0 |
0 |
T185 |
0 |
9 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1894 |
1868 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T24 |
868 |
867 |
0 |
0 |
T25 |
443 |
442 |
0 |
0 |
T26 |
249 |
248 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
11 |
0 |
0 |
T38 |
0 |
7 |
0 |
0 |
T43 |
0 |
15 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T46 |
0 |
17 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T189 |
40 |
39 |
0 |
0 |
T190 |
0 |
155 |
0 |
0 |
T192 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T42,T80,T8 |
0 | 1 | Covered | T42,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T42,T80,T8 |
1 | 1 | Covered | T42,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
197 |
169 |
0 |
0 |
selKnown1 |
1940 |
1913 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
197 |
169 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T36 |
0 |
26 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
17 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
0 |
8 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T46 |
0 |
23 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T183 |
0 |
17 |
0 |
0 |
T184 |
0 |
16 |
0 |
0 |
T185 |
0 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1940 |
1913 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
917 |
916 |
0 |
0 |
T25 |
451 |
450 |
0 |
0 |
T26 |
249 |
248 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T43 |
0 |
10 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T46 |
0 |
18 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T189 |
43 |
42 |
0 |
0 |
T190 |
0 |
158 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T42,T80,T8 |
0 | 1 | Covered | T42,T24,T25 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T42,T24,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T42,T80,T8 |
1 | 1 | Covered | T42,T24,T25 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
201 |
173 |
0 |
0 |
selKnown1 |
1943 |
1916 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201 |
173 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T36 |
0 |
25 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T38 |
0 |
17 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T46 |
0 |
25 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T183 |
0 |
17 |
0 |
0 |
T184 |
0 |
17 |
0 |
0 |
T185 |
0 |
6 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1943 |
1916 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T24 |
917 |
916 |
0 |
0 |
T25 |
451 |
450 |
0 |
0 |
T26 |
249 |
248 |
0 |
0 |
T36 |
0 |
8 |
0 |
0 |
T37 |
0 |
9 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
T43 |
0 |
11 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T46 |
0 |
19 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T81 |
1 |
0 |
0 |
0 |
T86 |
1 |
0 |
0 |
0 |
T189 |
43 |
42 |
0 |
0 |
T190 |
0 |
158 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T80,T8,T81 |
0 | 1 | Covered | T21,T23,T36 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T8,T81 |
1 | 1 | Covered | T21,T23,T36 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
224 |
206 |
0 |
0 |
selKnown1 |
27316 |
27286 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
224 |
206 |
0 |
0 |
T36 |
29 |
28 |
0 |
0 |
T37 |
27 |
26 |
0 |
0 |
T38 |
21 |
20 |
0 |
0 |
T43 |
36 |
35 |
0 |
0 |
T46 |
18 |
17 |
0 |
0 |
T183 |
19 |
18 |
0 |
0 |
T184 |
14 |
13 |
0 |
0 |
T185 |
10 |
9 |
0 |
0 |
T186 |
21 |
20 |
0 |
0 |
T187 |
21 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27316 |
27286 |
0 |
0 |
T18 |
2008 |
2007 |
0 |
0 |
T24 |
882 |
881 |
0 |
0 |
T25 |
458 |
457 |
0 |
0 |
T26 |
466 |
465 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T193 |
2354 |
2353 |
0 |
0 |
T194 |
4729 |
4728 |
0 |
0 |
T195 |
1423 |
1422 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T80,T8,T81 |
0 | 1 | Covered | T21,T23,T36 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T80,T8,T81 |
1 | 1 | Covered | T21,T23,T36 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
228 |
210 |
0 |
0 |
selKnown1 |
27311 |
27281 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
228 |
210 |
0 |
0 |
T36 |
30 |
29 |
0 |
0 |
T37 |
26 |
25 |
0 |
0 |
T38 |
21 |
20 |
0 |
0 |
T43 |
37 |
36 |
0 |
0 |
T46 |
21 |
20 |
0 |
0 |
T183 |
19 |
18 |
0 |
0 |
T184 |
14 |
13 |
0 |
0 |
T185 |
10 |
9 |
0 |
0 |
T186 |
21 |
20 |
0 |
0 |
T187 |
21 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27311 |
27281 |
0 |
0 |
T18 |
2008 |
2007 |
0 |
0 |
T24 |
882 |
881 |
0 |
0 |
T25 |
458 |
457 |
0 |
0 |
T26 |
466 |
465 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T193 |
2354 |
2353 |
0 |
0 |
T194 |
4729 |
4728 |
0 |
0 |
T195 |
1423 |
1422 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T42,T28,T29 |
0 | 1 | Covered | T42,T24,T28 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T42,T28,T29 |
1 | 1 | Covered | T42,T24,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
612 |
570 |
0 |
0 |
selKnown1 |
27358 |
27327 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
612 |
570 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T28 |
8 |
7 |
0 |
0 |
T29 |
2 |
1 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T42 |
126 |
125 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T196 |
2 |
1 |
0 |
0 |
T197 |
29 |
28 |
0 |
0 |
T198 |
0 |
32 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27358 |
27327 |
0 |
0 |
T18 |
2008 |
2007 |
0 |
0 |
T24 |
932 |
931 |
0 |
0 |
T25 |
466 |
465 |
0 |
0 |
T26 |
465 |
464 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T193 |
2354 |
2353 |
0 |
0 |
T194 |
4729 |
4728 |
0 |
0 |
T195 |
1423 |
1422 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T42,T28,T29 |
0 | 1 | Covered | T42,T24,T28 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T42,T28,T29 |
1 | 1 | Covered | T42,T24,T28 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
617 |
575 |
0 |
0 |
selKnown1 |
27361 |
27330 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
617 |
575 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T28 |
8 |
7 |
0 |
0 |
T29 |
2 |
1 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T42 |
126 |
125 |
0 |
0 |
T80 |
1 |
0 |
0 |
0 |
T196 |
2 |
1 |
0 |
0 |
T197 |
29 |
28 |
0 |
0 |
T198 |
0 |
32 |
0 |
0 |
T199 |
0 |
1 |
0 |
0 |
T200 |
0 |
1 |
0 |
0 |
T201 |
0 |
1 |
0 |
0 |
T202 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
27361 |
27330 |
0 |
0 |
T18 |
2008 |
2007 |
0 |
0 |
T24 |
932 |
931 |
0 |
0 |
T25 |
466 |
465 |
0 |
0 |
T26 |
465 |
464 |
0 |
0 |
T50 |
20 |
19 |
0 |
0 |
T51 |
20 |
19 |
0 |
0 |
T52 |
20 |
19 |
0 |
0 |
T193 |
2354 |
2353 |
0 |
0 |
T194 |
4729 |
4728 |
0 |
0 |
T195 |
1423 |
1422 |
0 |
0 |