| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 91.90 | 80.00 | 100.00 | 95.71 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut![]() |
92.83 | 80.00 | 100.00 | 98.48 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 92.83 | 80.00 | 100.00 | 98.48 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 95.56 | 95.59 | 94.21 | 95.43 | 95.04 | 97.53 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
tb![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
top_earlgrey![]() |
95.32 | 95.52 | 93.76 | 95.42 | 94.85 | 97.02 | |
u_ast![]() |
93.28 | 93.28 | |||||
u_padring![]() |
99.04 | 99.21 | 99.81 | 96.57 | 99.60 | 100.00 | |
| u_prim_usb_diff_rx | 96.30 | 100.00 | 88.89 | 100.00 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 25 | 20 | 80.00 | |
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 857 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 870 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 899 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 907 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 914 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 917 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 923 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 925 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 929 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 932 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1097 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1098 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1099 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1107 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1124 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1125 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1126 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1127 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1132 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1134 | 1 | 1 | 100.00 |
| Line No. | Covered | Statements | |
|---|---|---|---|
| 282 | 1 | 1 | |
| 283 | 1 | 1 | |
| 857 | 0 | 1 | |
| 870 | 0 | 1 | |
| 899 | 0 | 1 | |
| 907 | 0 | 1 | |
| 914 | 1 | 1 | |
| 917 | 1 | 1 | |
| 923 | 1 | 1 | |
| 925 | 1 | 1 | |
| 929 | 0 | 1 | |
| 932 | 1 | 1 | |
| 1097 | 1 | 1 | |
| 1098 | 1 | 1 | |
| 1099 | 1 | 1 | |
| 1100 | 1 | 1 | |
| 1107 | 1 | 1 | |
| 1124 | 1 | 1 | |
| 1125 | 1 | 1 | |
| 1126 | 1 | 1 | |
| 1127 | 1 | 1 | |
| 1131 | 1 | 1 | |
| 1132 | 1 | 1 | |
| 1133 | 1 | 1 | |
| 1134 | 1 | 1 |
| Total | Covered | Percent | |
|---|---|---|---|
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 |
LINE 79
EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
-----------------------------------1-----------------------------------
| -1- | Status | Tests |
|---|---|---|
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T47,T17,T41 |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 70 | 64 | 91.43 |
| Total Bits | 140 | 134 | 95.71 |
| Total Bits 0->1 | 70 | 70 | 100.00 |
| Total Bits 1->0 | 70 | 64 | 91.43 |
| Ports | 70 | 64 | 91.43 |
| Port Bits | 140 | 134 | 95.71 |
| Port Bits 0->1 | 70 | 70 | 100.00 |
| Port Bits 1->0 | 70 | 64 | 91.43 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| POR_N | Yes | Yes | T18,T19,T20 | Yes | T4,T5,T6 | INOUT |
| USB_P | Yes | Yes | T27,T88,T31 | Yes | T27,T31,T15 | INOUT |
| USB_N | Yes | Yes | T27,T31,T72 | Yes | T27,T31,T72 | INOUT |
| CC1 | No | No | Yes | T21,T22,T23 | INOUT | |
| CC2 | No | No | Yes | T21,T22,T23 | INOUT | |
| FLASH_TEST_VOLT | No | No | Yes | T21,T22,T23 | INOUT | |
| FLASH_TEST_MODE0 | No | No | Yes | T21,T22,T23 | INOUT | |
| FLASH_TEST_MODE1 | No | No | Yes | T21,T22,T23 | INOUT | |
| OTP_EXT_VOLT | No | No | Yes | T21,T22,T23 | INOUT | |
| SPI_HOST_D0 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT |
| SPI_HOST_D1 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT |
| SPI_HOST_D2 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT |
| SPI_HOST_D3 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT |
| SPI_HOST_CLK | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT |
| SPI_HOST_CS_L | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT |
| SPI_DEV_D0 | Yes | Yes | T18,T24,T50 | Yes | T18,T24,T50 | INOUT |
| SPI_DEV_D1 | Yes | Yes | T18,T24,T50 | Yes | T18,T24,T50 | INOUT |
| SPI_DEV_D2 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT |
| SPI_DEV_D3 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT |
| SPI_DEV_CLK | Yes | Yes | T18,T24,T50 | Yes | T18,T24,T50 | INOUT |
| SPI_DEV_CS_L | Yes | Yes | T18,T24,T25 | Yes | T18,T24,T25 | INOUT |
| IOR8 | Yes | Yes | T28,T29,T196 | Yes | T28,T29,T196 | INOUT |
| IOR9 | Yes | Yes | T28,T29,T30 | Yes | T47,T28,T29 | INOUT |
| IOA0 | Yes | Yes | T16,T1,T2 | Yes | T16,T1,T2 | INOUT |
| IOA1 | Yes | Yes | T16,T1,T2 | Yes | T16,T1,T2 | INOUT |
| IOA2 | Yes | Yes | T1,T2,T142 | Yes | T1,T2,T142 | INOUT |
| IOA3 | Yes | Yes | T1,T2,T33 | Yes | T1,T2,T33 | INOUT |
| IOA4 | Yes | Yes | T141,T1,T2 | Yes | T141,T1,T2 | INOUT |
| IOA5 | Yes | Yes | T141,T1,T2 | Yes | T141,T1,T2 | INOUT |
| IOA6 | Yes | Yes | T1,T2,T33 | Yes | T1,T2,T33 | INOUT |
| IOA7 | Yes | Yes | T1,T2,T206 | Yes | T1,T2,T206 | INOUT |
| IOA8 | Yes | Yes | T1,T2,T206 | Yes | T1,T2,T206 | INOUT |
| IOB0 | Yes | Yes | T42,T44,T36 | Yes | T42,T44,T36 | INOUT |
| IOB1 | Yes | Yes | T42,T44,T36 | Yes | T42,T44,T23 | INOUT |
| IOB2 | Yes | Yes | T36,T37,T38 | Yes | T21,T36,T37 | INOUT |
| IOB3 | Yes | Yes | T42,T28,T29 | Yes | T42,T28,T29 | INOUT |
| IOB4 | Yes | Yes | T42,T207,T208 | Yes | T42,T207,T208 | INOUT |
| IOB5 | Yes | Yes | T207,T208,T209 | Yes | T207,T208,T209 | INOUT |
| IOB6 | Yes | Yes | T28,T29,T196 | Yes | T28,T29,T196 | INOUT |
| IOB7 | Yes | Yes | T3,T28,T10 | Yes | T47,T3,T28 | INOUT |
| IOB8 | Yes | Yes | T28,T29,T196 | Yes | T28,T196,T33 | INOUT |
| IOB9 | Yes | Yes | T28,T29,T30 | Yes | T28,T30,T33 | INOUT |
| IOB10 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT |
| IOB11 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT |
| IOB12 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT |
| IOC0 | Yes | Yes | T6,T18,T56 | Yes | T18,T53,T193 | INOUT |
| IOC1 | Yes | Yes | T18,T193,T194 | Yes | T18,T193,T195 | INOUT |
| IOC2 | Yes | Yes | T18,T193,T194 | Yes | T18,T193,T195 | INOUT |
| IOC3 | Yes | Yes | T103,T213,T214 | Yes | T103,T213,T214 | INOUT |
| IOC4 | Yes | Yes | T6,T56,T103 | Yes | T6,T56,T103 | INOUT |
| IOC5 | Yes | Yes | T60,T68,T71 | Yes | T60,T61,T70 | INOUT |
| IOC6 | Yes | Yes | T59,T19,T115 | Yes | T59,T19,T115 | INOUT |
| IOC7 | Yes | Yes | T28,T29,T196 | Yes | T27,T28,T29 | INOUT |
| IOC8 | Yes | Yes | T60,T70,T68 | Yes | T60,T68,T71 | INOUT |
| IOC9 | Yes | Yes | T47,T28,T29 | Yes | T47,T28,T29 | INOUT |
| IOC10 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT |
| IOC11 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT |
| IOC12 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT |
| IOR0 | Yes | Yes | T60,T61,T19 | Yes | T60,T61,T19 | INOUT |
| IOR1 | Yes | Yes | T60,T61,T19 | Yes | T60,T61,T19 | INOUT |
| IOR2 | Yes | Yes | T60,T61,T19 | Yes | T60,T61,T19 | INOUT |
| IOR3 | Yes | Yes | T60,T61,T19 | Yes | T60,T61,T19 | INOUT |
| IOR4 | Yes | Yes | T60,T61,T19 | Yes | T59,T60,T61 | INOUT |
| IOR5 | Yes | Yes | T28,T30,T33 | Yes | T28,T30,T33 | INOUT |
| IOR6 | Yes | Yes | T28,T33,T34 | Yes | T28,T30,T33 | INOUT |
| IOR7 | Yes | Yes | T33,T34,T87 | Yes | T33,T34,T87 | INOUT |
| IOR10 | Yes | Yes | T33,T34,T87 | Yes | T33,T34,T87 | INOUT |
| IOR11 | Yes | Yes | T33,T34,T87 | Yes | T33,T34,T87 | INOUT |
| IOR12 | Yes | Yes | T33,T34,T87 | Yes | T33,T34,T87 | INOUT |
| IOR13 | Yes | Yes | T61,T3,T370 | Yes | T61,T3,T28 | INOUT |

| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 25 | 20 | 80.00 | |
| CONT_ASSIGN | 282 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 283 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 857 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 870 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 899 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 907 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 914 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 917 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 923 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 925 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 929 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 932 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1097 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1098 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1099 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1107 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1124 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1125 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1126 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1127 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1132 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1134 | 1 | 1 | 100.00 |
| Line No. | Covered | Statements | |
|---|---|---|---|
| 282 | 1 | 1 | |
| 283 | 1 | 1 | |
| 857 | 0 | 1 | |
| 870 | 0 | 1 | |
| 899 | 0 | 1 | |
| 907 | 0 | 1 | |
| 914 | 1 | 1 | |
| 917 | 1 | 1 | |
| 923 | 1 | 1 | |
| 925 | 1 | 1 | |
| 929 | 0 | 1 | |
| 932 | 1 | 1 | |
| 1097 | 1 | 1 | |
| 1098 | 1 | 1 | |
| 1099 | 1 | 1 | |
| 1100 | 1 | 1 | |
| 1107 | 1 | 1 | |
| 1124 | 1 | 1 | |
| 1125 | 1 | 1 | |
| 1126 | 1 | 1 | |
| 1127 | 1 | 1 | |
| 1131 | 1 | 1 | |
| 1132 | 1 | 1 | |
| 1133 | 1 | 1 | |
| 1134 | 1 | 1 |

| Total | Covered | Percent | |
|---|---|---|---|
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 |
LINE 79
EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
-----------------------------------1-----------------------------------
| -1- | Status | Tests |
|---|---|---|
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T47,T17,T41 |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 66 | 64 | 96.97 |
| Total Bits | 132 | 130 | 98.48 |
| Total Bits 0->1 | 66 | 66 | 100.00 |
| Total Bits 1->0 | 66 | 64 | 96.97 |
| Ports | 66 | 64 | 96.97 |
| Port Bits | 132 | 130 | 98.48 |
| Port Bits 0->1 | 66 | 66 | 100.00 |
| Port Bits 1->0 | 66 | 64 | 96.97 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| POR_N | Yes | Yes | T18,T19,T20 | Yes | T4,T5,T6 | INOUT | |
| USB_P | Yes | Yes | T27,T88,T31 | Yes | T27,T31,T15 | INOUT | |
| USB_N | Yes | Yes | T27,T31,T72 | Yes | T27,T31,T72 | INOUT | |
| CC1 | No | No | Yes | T21,T22,T23 | INOUT | ||
| CC2 | No | No | Yes | T21,T22,T23 | INOUT | ||
| FLASH_TEST_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| FLASH_TEST_MODE0[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| FLASH_TEST_MODE1[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| OTP_EXT_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV. | ||
| SPI_HOST_D0 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT | |
| SPI_HOST_D1 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT | |
| SPI_HOST_D2 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT | |
| SPI_HOST_D3 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT | |
| SPI_HOST_CLK | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT | |
| SPI_HOST_CS_L | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT | |
| SPI_DEV_D0 | Yes | Yes | T18,T24,T50 | Yes | T18,T24,T50 | INOUT | |
| SPI_DEV_D1 | Yes | Yes | T18,T24,T50 | Yes | T18,T24,T50 | INOUT | |
| SPI_DEV_D2 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT | |
| SPI_DEV_D3 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT | |
| SPI_DEV_CLK | Yes | Yes | T18,T24,T50 | Yes | T18,T24,T50 | INOUT | |
| SPI_DEV_CS_L | Yes | Yes | T18,T24,T25 | Yes | T18,T24,T25 | INOUT | |
| IOR8 | Yes | Yes | T28,T29,T196 | Yes | T28,T29,T196 | INOUT | |
| IOR9 | Yes | Yes | T28,T29,T30 | Yes | T47,T28,T29 | INOUT | |
| IOA0 | Yes | Yes | T16,T1,T2 | Yes | T16,T1,T2 | INOUT | |
| IOA1 | Yes | Yes | T16,T1,T2 | Yes | T16,T1,T2 | INOUT | |
| IOA2 | Yes | Yes | T1,T2,T142 | Yes | T1,T2,T142 | INOUT | |
| IOA3 | Yes | Yes | T1,T2,T33 | Yes | T1,T2,T33 | INOUT | |
| IOA4 | Yes | Yes | T141,T1,T2 | Yes | T141,T1,T2 | INOUT | |
| IOA5 | Yes | Yes | T141,T1,T2 | Yes | T141,T1,T2 | INOUT | |
| IOA6 | Yes | Yes | T1,T2,T33 | Yes | T1,T2,T33 | INOUT | |
| IOA7 | Yes | Yes | T1,T2,T206 | Yes | T1,T2,T206 | INOUT | |
| IOA8 | Yes | Yes | T1,T2,T206 | Yes | T1,T2,T206 | INOUT | |
| IOB0 | Yes | Yes | T42,T44,T36 | Yes | T42,T44,T36 | INOUT | |
| IOB1 | Yes | Yes | T42,T44,T36 | Yes | T42,T44,T23 | INOUT | |
| IOB2 | Yes | Yes | T36,T37,T38 | Yes | T21,T36,T37 | INOUT | |
| IOB3 | Yes | Yes | T42,T28,T29 | Yes | T42,T28,T29 | INOUT | |
| IOB4 | Yes | Yes | T42,T207,T208 | Yes | T42,T207,T208 | INOUT | |
| IOB5 | Yes | Yes | T207,T208,T209 | Yes | T207,T208,T209 | INOUT | |
| IOB6 | Yes | Yes | T28,T29,T196 | Yes | T28,T29,T196 | INOUT | |
| IOB7 | Yes | Yes | T3,T28,T10 | Yes | T47,T3,T28 | INOUT | |
| IOB8 | Yes | Yes | T28,T29,T196 | Yes | T28,T196,T33 | INOUT | |
| IOB9 | Yes | Yes | T28,T29,T30 | Yes | T28,T30,T33 | INOUT | |
| IOB10 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT | |
| IOB11 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT | |
| IOB12 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT | |
| IOC0 | Yes | Yes | T6,T18,T56 | Yes | T18,T53,T193 | INOUT | |
| IOC1 | Yes | Yes | T18,T193,T194 | Yes | T18,T193,T195 | INOUT | |
| IOC2 | Yes | Yes | T18,T193,T194 | Yes | T18,T193,T195 | INOUT | |
| IOC3 | Yes | Yes | T103,T213,T214 | Yes | T103,T213,T214 | INOUT | |
| IOC4 | Yes | Yes | T6,T56,T103 | Yes | T6,T56,T103 | INOUT | |
| IOC5 | Yes | Yes | T60,T68,T71 | Yes | T60,T61,T70 | INOUT | |
| IOC6 | Yes | Yes | T59,T19,T115 | Yes | T59,T19,T115 | INOUT | |
| IOC7 | Yes | Yes | T28,T29,T196 | Yes | T27,T28,T29 | INOUT | |
| IOC8 | Yes | Yes | T60,T70,T68 | Yes | T60,T68,T71 | INOUT | |
| IOC9 | Yes | Yes | T47,T28,T29 | Yes | T47,T28,T29 | INOUT | |
| IOC10 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT | |
| IOC11 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT | |
| IOC12 | Yes | Yes | T211,T142,T212 | Yes | T211,T142,T212 | INOUT | |
| IOR0 | Yes | Yes | T60,T61,T19 | Yes | T60,T61,T19 | INOUT | |
| IOR1 | Yes | Yes | T60,T61,T19 | Yes | T60,T61,T19 | INOUT | |
| IOR2 | Yes | Yes | T60,T61,T19 | Yes | T60,T61,T19 | INOUT | |
| IOR3 | Yes | Yes | T60,T61,T19 | Yes | T60,T61,T19 | INOUT | |
| IOR4 | Yes | Yes | T60,T61,T19 | Yes | T59,T60,T61 | INOUT | |
| IOR5 | Yes | Yes | T28,T30,T33 | Yes | T28,T30,T33 | INOUT | |
| IOR6 | Yes | Yes | T28,T33,T34 | Yes | T28,T30,T33 | INOUT | |
| IOR7 | Yes | Yes | T33,T34,T87 | Yes | T33,T34,T87 | INOUT | |
| IOR10 | Yes | Yes | T33,T34,T87 | Yes | T33,T34,T87 | INOUT | |
| IOR11 | Yes | Yes | T33,T34,T87 | Yes | T33,T34,T87 | INOUT | |
| IOR12 | Yes | Yes | T33,T34,T87 | Yes | T33,T34,T87 | INOUT | |
| IOR13 | Yes | Yes | T61,T3,T370 | Yes | T61,T3,T28 | INOUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |