Toggle Coverage for Module :
sysrst_ctrl
| Total | Covered | Percent |
| Totals |
50 |
50 |
100.00 |
| Total Bits |
334 |
334 |
100.00 |
| Total Bits 0->1 |
167 |
167 |
100.00 |
| Total Bits 1->0 |
167 |
167 |
100.00 |
| | | |
| Ports |
50 |
50 |
100.00 |
| Port Bits |
334 |
334 |
100.00 |
| Port Bits 0->1 |
167 |
167 |
100.00 |
| Port Bits 1->0 |
167 |
167 |
100.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| clk_aon_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| rst_ni |
Yes |
Yes |
T2,T4,T6 |
Yes |
T1,T2,T3 |
INPUT |
| rst_aon_ni |
Yes |
Yes |
T2,T4,T6 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T7,T66,T128 |
Yes |
T7,T66,T128 |
INPUT |
| tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_data[31:0] |
Yes |
Yes |
T7,T66,T128 |
Yes |
T7,T66,T128 |
INPUT |
| tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_address[7:0] |
Yes |
Yes |
*T77,*T78,*T79 |
Yes |
T77,T78,T79 |
INPUT |
| tl_i.a_address[15:8] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_address[17:16] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_address[21:18] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
| tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_source[5:0] |
Yes |
Yes |
*T1,*T65,*T80 |
Yes |
T1,T65,T80 |
INPUT |
| tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_size[1:0] |
Yes |
Yes |
T77,T78,T79 |
Yes |
T77,T78,T79 |
INPUT |
| tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
| tl_i.a_opcode[2:0] |
Yes |
Yes |
T68,T50,T81 |
Yes |
T68,T50,T81 |
INPUT |
| tl_i.a_valid |
Yes |
Yes |
T7,T66,T128 |
Yes |
T7,T66,T128 |
INPUT |
| tl_o.a_ready |
Yes |
Yes |
T7,T66,T128 |
Yes |
T7,T66,T128 |
OUTPUT |
| tl_o.d_error |
Yes |
Yes |
T78,T79,T82 |
Yes |
T78,T82,T153 |
OUTPUT |
| tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T7,T128,T207 |
Yes |
T7,T128,T207 |
OUTPUT |
| tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T7,T66,T128 |
Yes |
T7,T66,T128 |
OUTPUT |
| tl_o.d_data[31:0] |
Yes |
Yes |
T7,T66,T128 |
Yes |
T7,T66,T128 |
OUTPUT |
| tl_o.d_sink |
Yes |
Yes |
T78,T82,T153 |
Yes |
T77,T78,T79 |
OUTPUT |
| tl_o.d_source[5:0] |
Yes |
Yes |
*T68,*T77,*T78 |
Yes |
T68,T78,T82 |
OUTPUT |
| tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| tl_o.d_size[1:0] |
Yes |
Yes |
T77,T78,T82 |
Yes |
T77,T78,T82 |
OUTPUT |
| tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| tl_o.d_opcode[0] |
Yes |
Yes |
*T7,*T128,*T207 |
Yes |
T7,T66,T128 |
OUTPUT |
| tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| tl_o.d_valid |
Yes |
Yes |
T7,T66,T128 |
Yes |
T7,T66,T128 |
OUTPUT |
| alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| alert_rx_i[0].ack_p |
Yes |
Yes |
T59,T158,T84 |
Yes |
T59,T158,T84 |
INPUT |
| alert_rx_i[0].ping_n |
Yes |
Yes |
T158,T84,T157 |
Yes |
T158,T84,T157 |
INPUT |
| alert_rx_i[0].ping_p |
Yes |
Yes |
T158,T84,T157 |
Yes |
T158,T84,T157 |
INPUT |
| alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
| alert_tx_o[0].alert_p |
Yes |
Yes |
T59,T158,T84 |
Yes |
T59,T158,T84 |
OUTPUT |
| wkup_req_o |
Yes |
Yes |
T7,T128,T277 |
Yes |
T7,T128,T207 |
OUTPUT |
| rst_req_o |
Yes |
Yes |
T7,T128,T277 |
Yes |
T7,T128,T277 |
OUTPUT |
| intr_event_detected_o |
Yes |
Yes |
T207,T95,T297 |
Yes |
T207,T95,T297 |
OUTPUT |
| cio_ac_present_i |
Yes |
Yes |
T207,T208,T20 |
Yes |
T207,T208,T20 |
INPUT |
| cio_ec_rst_l_i |
Yes |
Yes |
T207,T208,T20 |
Yes |
T207,T208,T20 |
INPUT |
| cio_key0_in_i |
Yes |
Yes |
T7,T128,T207 |
Yes |
T7,T128,T207 |
INPUT |
| cio_key1_in_i |
Yes |
Yes |
T207,T208,T20 |
Yes |
T207,T208,T20 |
INPUT |
| cio_key2_in_i |
Yes |
Yes |
T207,T208,T20 |
Yes |
T207,T208,T20 |
INPUT |
| cio_pwrb_in_i |
Yes |
Yes |
T207,T67,T208 |
Yes |
T207,T67,T208 |
INPUT |
| cio_lid_open_i |
Yes |
Yes |
T208,T20,T30 |
Yes |
T208,T20,T30 |
INPUT |
| cio_flash_wp_l_i |
Yes |
Yes |
T207,T20,T21 |
Yes |
T207,T208,T20 |
INPUT |
| cio_bat_disable_o |
Yes |
Yes |
T7,T128,T277 |
Yes |
T7,T128,T277 |
OUTPUT |
| cio_flash_wp_l_o |
Yes |
Yes |
T20,T21,T22 |
Yes |
T20,T21,T30 |
OUTPUT |
| cio_ec_rst_l_o |
Yes |
Yes |
T20,T21,T22 |
Yes |
T20,T21,T22 |
OUTPUT |
| cio_key0_out_o |
Yes |
Yes |
T7,T128,T207 |
Yes |
T7,T128,T207 |
OUTPUT |
| cio_key1_out_o |
Yes |
Yes |
T207,T208,T20 |
Yes |
T207,T208,T20 |
OUTPUT |
| cio_key2_out_o |
Yes |
Yes |
T207,T208,T20 |
Yes |
T207,T208,T20 |
OUTPUT |
| cio_pwrb_out_o |
Yes |
Yes |
T207,T67,T208 |
Yes |
T207,T67,T208 |
OUTPUT |
| cio_z3_wakeup_o |
Yes |
Yes |
T20,T21,T22 |
Yes |
T20,T21,T30 |
OUTPUT |
| cio_bat_disable_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_flash_wp_l_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_ec_rst_l_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_key0_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_key1_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_key2_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_pwrb_out_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
| cio_z3_wakeup_en_o |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
*Tests covering at least one bit in the range