Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T66,T50,T110 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T48,T50,T55 |
| 1 | 1 | Covered | T48,T66,T50 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T56,T57 |
| 1 | 0 | Covered | T48,T50,T55 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T48,T66,T50 |
| 1 | 1 | Covered | T48,T50,T55 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T48,T56,T57 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T48,T50,T55 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T48,T56,T57 |
| 1 | 1 | Covered | T48,T56,T57 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T48,T56,T57 |
| 1 | - | Covered | T48,T56,T57 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T48,T56,T57 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T48,T56,T57 |
| 1 | 1 | Covered | T48,T56,T57 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T48,T56,T57 |
| 0 |
0 |
1 |
Covered |
T48,T56,T57 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T48,T56,T57 |
| 0 |
0 |
1 |
Covered |
T48,T56,T57 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2932145 |
0 |
0 |
| T7 |
113282 |
0 |
0 |
0 |
| T47 |
0 |
1253 |
0 |
0 |
| T48 |
62982 |
1643 |
0 |
0 |
| T49 |
0 |
333 |
0 |
0 |
| T50 |
1739200 |
964 |
0 |
0 |
| T51 |
0 |
326 |
0 |
0 |
| T52 |
0 |
1625 |
0 |
0 |
| T53 |
0 |
2112 |
0 |
0 |
| T56 |
149062 |
1495 |
0 |
0 |
| T57 |
0 |
733 |
0 |
0 |
| T66 |
71064 |
0 |
0 |
0 |
| T76 |
0 |
872 |
0 |
0 |
| T101 |
0 |
788 |
0 |
0 |
| T102 |
0 |
907 |
0 |
0 |
| T103 |
721838 |
0 |
0 |
0 |
| T104 |
126290 |
0 |
0 |
0 |
| T105 |
119932 |
0 |
0 |
0 |
| T106 |
123020 |
0 |
0 |
0 |
| T107 |
141406 |
0 |
0 |
0 |
| T108 |
96466 |
0 |
0 |
0 |
| T109 |
72216 |
0 |
0 |
0 |
| T147 |
0 |
520 |
0 |
0 |
| T148 |
0 |
8207 |
0 |
0 |
| T179 |
249984 |
0 |
0 |
0 |
| T256 |
270048 |
0 |
0 |
0 |
| T347 |
223920 |
0 |
0 |
0 |
| T349 |
0 |
26675 |
0 |
0 |
| T350 |
0 |
678 |
0 |
0 |
| T365 |
0 |
541 |
0 |
0 |
| T381 |
231484 |
0 |
0 |
0 |
| T382 |
0 |
363 |
0 |
0 |
| T383 |
0 |
798 |
0 |
0 |
| T384 |
0 |
699 |
0 |
0 |
| T385 |
0 |
312 |
0 |
0 |
| T386 |
114164 |
0 |
0 |
0 |
| T387 |
1282568 |
0 |
0 |
0 |
| T388 |
68480 |
0 |
0 |
0 |
| T389 |
118436 |
0 |
0 |
0 |
| T390 |
1238552 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
47073300 |
41391750 |
0 |
0 |
| T1 |
50025 |
45675 |
0 |
0 |
| T2 |
23475 |
17575 |
0 |
0 |
| T3 |
15300 |
11000 |
0 |
0 |
| T4 |
22150 |
17800 |
0 |
0 |
| T5 |
16150 |
11850 |
0 |
0 |
| T6 |
35675 |
28350 |
0 |
0 |
| T27 |
43350 |
41775 |
0 |
0 |
| T39 |
69250 |
64925 |
0 |
0 |
| T87 |
81000 |
76675 |
0 |
0 |
| T88 |
18825 |
14525 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
7247 |
0 |
0 |
| T7 |
113282 |
0 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
62982 |
5 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T50 |
1739200 |
3 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
5 |
0 |
0 |
| T53 |
0 |
5 |
0 |
0 |
| T56 |
149062 |
4 |
0 |
0 |
| T57 |
0 |
2 |
0 |
0 |
| T66 |
71064 |
0 |
0 |
0 |
| T76 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
721838 |
0 |
0 |
0 |
| T104 |
126290 |
0 |
0 |
0 |
| T105 |
119932 |
0 |
0 |
0 |
| T106 |
123020 |
0 |
0 |
0 |
| T107 |
141406 |
0 |
0 |
0 |
| T108 |
96466 |
0 |
0 |
0 |
| T109 |
72216 |
0 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T148 |
0 |
20 |
0 |
0 |
| T179 |
249984 |
0 |
0 |
0 |
| T256 |
270048 |
0 |
0 |
0 |
| T347 |
223920 |
0 |
0 |
0 |
| T349 |
0 |
64 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T365 |
0 |
2 |
0 |
0 |
| T381 |
231484 |
0 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
0 |
2 |
0 |
0 |
| T384 |
0 |
2 |
0 |
0 |
| T385 |
0 |
1 |
0 |
0 |
| T386 |
114164 |
0 |
0 |
0 |
| T387 |
1282568 |
0 |
0 |
0 |
| T388 |
68480 |
0 |
0 |
0 |
| T389 |
118436 |
0 |
0 |
0 |
| T390 |
1238552 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
4940875 |
4928925 |
0 |
0 |
| T2 |
1638475 |
1605375 |
0 |
0 |
| T3 |
928200 |
918475 |
0 |
0 |
| T4 |
1386850 |
1375975 |
0 |
0 |
| T5 |
1449700 |
1427050 |
0 |
0 |
| T6 |
2593750 |
2549400 |
0 |
0 |
| T27 |
4802100 |
4790400 |
0 |
0 |
| T39 |
7703250 |
7689525 |
0 |
0 |
| T87 |
9086150 |
9073775 |
0 |
0 |
| T88 |
1547550 |
1535325 |
0 |
0 |