Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Line Coverage for Module : pinmux
Line No.TotalCoveredPercent
TOTAL1279101879.59
CONT_ASSIGN13311100.00
ALWAYS1624545100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN24911100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN250100.00
CONT_ASSIGN250100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN25011100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN251100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN25211100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN253100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN254100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN255100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25611100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25711100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN258100.00
CONT_ASSIGN258100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25811100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN25911100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27211100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN27311100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN274100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN27511100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN276100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN277100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN278100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN27911100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28011100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28111100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN28211100.00
CONT_ASSIGN32000
CONT_ASSIGN32111100.00
CONT_ASSIGN42011100.00
ALWAYS4231515100.00
CONT_ASSIGN46011100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN46411100.00
CONT_ASSIGN47411100.00
CONT_ASSIGN47511100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN47911100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN48311100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49211100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN49611100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50111100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN50311100.00
CONT_ASSIGN51111100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51511100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN51911100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN52811100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53211100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53711100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
CONT_ASSIGN53911100.00
ALWAYS5523266.67
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN55811100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN57211100.00
CONT_ASSIGN58111100.00
CONT_ASSIGN58611100.00
CONT_ASSIGN59111100.00
CONT_ASSIGN59111100.00
CONT_ASSIGN59111100.00
CONT_ASSIGN59111100.00
CONT_ASSIGN59111100.00
CONT_ASSIGN59111100.00
CONT_ASSIGN59111100.00
CONT_ASSIGN59111100.00
CONT_ASSIGN61211100.00
CONT_ASSIGN612100.00
CONT_ASSIGN61211100.00
CONT_ASSIGN612100.00
CONT_ASSIGN61211100.00
CONT_ASSIGN61211100.00
CONT_ASSIGN612100.00
CONT_ASSIGN612100.00
CONT_ASSIGN61611100.00

Click here to see the source line report.

Cond Coverage for Module : pinmux
TotalCoveredPercent
Conditions1975172587.34
Logical1975172587.34
Non-Logical00
Event00

This module contains a very large number of conditions, so the report has been split into multiple pages, by source line number. Click on the line number range in the table below to see the condition coverage for that section of the module.
Line numbersPercent
133-49298.59
49280.23
492-49685.71
496-50183.62
501-52894.06
528-59185.21
59166.67

Toggle Coverage for Module : pinmux
TotalCoveredPercent
Totals 713 395 55.40
Total Bits 3068 2046 66.69
Total Bits 0->1 1534 1024 66.75
Total Bits 1->0 1534 1022 66.62

Ports 713 395 55.40
Port Bits 3068 2046 66.69
Port Bits 0->1 1534 1024 66.75
Port Bits 1->0 1534 1022 66.62

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
rst_sys_ni Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT
clk_aon_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_aon_ni Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
pin_wkup_req_o Yes Yes T7,T16,T68 Yes T27,T7,T16 OUTPUT
usb_wkup_req_o Yes Yes T10,T68,T69 Yes T10,T68,T69 OUTPUT
sleep_en_i Yes Yes T1,T2,T3 Yes T8,T27,T7 INPUT
strap_en_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
strap_en_override_i Unreachable Unreachable Unreachable INPUT
lc_dft_en_i[3:0] Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
lc_hw_debug_en_i[3:0] Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
lc_check_byp_en_i[3:0] Yes Yes T37,T43,T62 Yes T37,T43,T90 INPUT
lc_escalate_en_i[3:0] Yes Yes T48,T49,T50 Yes T48,T49,T50 INPUT
pinmux_hw_debug_en_o[3:0] Yes Yes T48,T49,T50 Yes T1,T2,T3 OUTPUT
dft_strap_test_o.straps[1:0] No No Yes T91,T92,T93 OUTPUT
dft_strap_test_o.valid Yes Yes T48,T49,T50 Yes T1,T2,T3 OUTPUT
dft_hold_tap_sel_i Unreachable Unreachable Unreachable INPUT
lc_jtag_o.tdi Yes Yes T40,T37,T43 Yes T40,T37,T43 OUTPUT
lc_jtag_o.trst_n Yes Yes T37,T43,T62 Yes T40,T37,T43 OUTPUT
lc_jtag_o.tms Yes Yes T40,T37,T43 Yes T40,T37,T43 OUTPUT
lc_jtag_o.tck Yes Yes T40,T37,T43 Yes T40,T37,T43 OUTPUT
lc_jtag_i.tdo_oe Yes Yes T40,T37,T43 Yes T40,T37,T43 INPUT
lc_jtag_i.tdo Yes Yes T40,T37,T43 Yes T40,T37,T43 INPUT
rv_jtag_o.tdi Yes Yes T63,T94,T95 Yes T63,T94,T95 OUTPUT
rv_jtag_o.trst_n Yes Yes T96,T97,T98 Yes T63,T94,T95 OUTPUT
rv_jtag_o.tms Yes Yes T63,T94,T95 Yes T63,T94,T95 OUTPUT
rv_jtag_o.tck Yes Yes T63,T94,T95 Yes T63,T94,T95 OUTPUT
rv_jtag_i.tdo_oe Yes Yes T63,T94,T95 Yes T63,T94,T95 INPUT
rv_jtag_i.tdo Yes Yes T63,T94,T95 Yes T63,T94,T95 INPUT
dft_jtag_o.tdi Yes Yes T97,T99,T91 Yes T97,T99,T91 OUTPUT
dft_jtag_o.trst_n Yes Yes T97,T99,T91 Yes T97,T99,T91 OUTPUT
dft_jtag_o.tms Yes Yes T97,T99,T91 Yes T97,T99,T91 OUTPUT
dft_jtag_o.tck Yes Yes T97,T99,T91 Yes T97,T99,T91 OUTPUT
dft_jtag_i.tdo_oe Yes Yes T97,T99,T100 Yes T97,T99,T100 INPUT
dft_jtag_i.tdo Yes Yes T97,T99,T100 Yes T97,T99,T100 INPUT
usbdev_dppullup_en_i Yes Yes T9,T10,T11 Yes T9,T10,T11 INPUT
usbdev_dnpullup_en_i Yes Yes T9,T10,T101 Yes T9,T10,T101 INPUT
usb_dppullup_en_o Yes Yes T9,T10,T11 Yes T9,T10,T11 OUTPUT
usb_dnpullup_en_o Yes Yes T9,T10,T101 Yes T9,T10,T101 OUTPUT
usbdev_suspend_req_i Yes Yes T10,T68,T69 Yes T10,T68,T69 INPUT
usbdev_wake_ack_i Yes Yes T10,T68,T69 Yes T10,T68,T69 INPUT
usbdev_bus_not_idle_o Yes Yes T68,T69,T70 Yes T68,T69,T70 OUTPUT
usbdev_bus_reset_o Yes Yes T10 Yes T10 OUTPUT
usbdev_sense_lost_o Yes Yes T68,T69,T70 Yes T68,T69,T70 OUTPUT
usbdev_wake_detect_active_o Yes Yes T10,T68,T69 Yes T10,T68,T69 OUTPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[11:0] Yes Yes *T102,*T103,*T104 Yes T102,T103,T104 INPUT
tl_i.a_address[16:12] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[18:17] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[21:19] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[22] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:23] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T94,*T41,*T64 Yes T94,T41,T64 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T41,T64,T65 Yes T41,T64,T65 INPUT
tl_i.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_o.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_o.d_error Yes Yes T102,T103,T104 Yes T102,T103,T104 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_o.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_o.d_sink Yes Yes T102,T103,T104 Yes T102,T103,T104 OUTPUT
tl_o.d_source[5:0] Yes Yes *T64,*T65,*T81 Yes T64,T65,T81 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T103,T104,T105 Yes T103,T104,T105 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T87,T106,T107 Yes T87,T106,T107 INPUT
alert_rx_i[0].ping_n Yes Yes T106,T107,T108 Yes T106,T107,T108 INPUT
alert_rx_i[0].ping_p Yes Yes T106,T107,T108 Yes T106,T107,T108 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T87,T106,T107 Yes T87,T106,T107 OUTPUT
periph_to_mio_i[74:0] Yes Yes T7,T33,T15 Yes T7,T33,T15 INPUT
periph_to_mio_oe_i[74:0] Yes Yes T33,T46,T47 Yes T7,T16,T33 INPUT
mio_to_periph_o[56:0] Yes Yes T16,T33,T45 Yes T16,T33,T45 OUTPUT
periph_to_dio_i[11:0] Yes Yes *T9,*T10,*T11 Yes T11,T21,T22 INPUT
periph_to_dio_i[13:12] No No No INPUT
periph_to_dio_i[15:14] Yes Yes T12,T13,T14 Yes T12,T13,T14 INPUT
periph_to_dio_oe_i[15:0] Yes Yes T11,T21,T22 Yes T11,T21,T22 INPUT
dio_to_periph_o[15:0] Yes Yes T8,T38,T9 Yes T8,T9,T10 OUTPUT
mio_attr_o[0].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[0].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[0].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[0].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[0].keep_en No No No OUTPUT
mio_attr_o[0].schmitt_en No No No OUTPUT
mio_attr_o[0].od_en No No No OUTPUT
mio_attr_o[0].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[0].slew_rate[1:0] No No No OUTPUT
mio_attr_o[0].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[0].drive_strength[3:1] No No No OUTPUT
mio_attr_o[1].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[1].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[1].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[1].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[1].keep_en No No No OUTPUT
mio_attr_o[1].schmitt_en No No No OUTPUT
mio_attr_o[1].od_en No No No OUTPUT
mio_attr_o[1].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[1].slew_rate[1:0] No No No OUTPUT
mio_attr_o[1].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[1].drive_strength[3:1] No No No OUTPUT
mio_attr_o[2].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[2].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[2].pull_en Yes Yes T24,T25,T26 Yes T12,T51,T52 OUTPUT
mio_attr_o[2].pull_select Yes Yes T24,T25,T26 Yes T12,T51,T52 OUTPUT
mio_attr_o[2].keep_en No No No OUTPUT
mio_attr_o[2].schmitt_en No No No OUTPUT
mio_attr_o[2].od_en No No No OUTPUT
mio_attr_o[2].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[2].slew_rate[1:0] No No No OUTPUT
mio_attr_o[2].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[2].drive_strength[3:1] No No No OUTPUT
mio_attr_o[3].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[3].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[3].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[3].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[3].keep_en No No No OUTPUT
mio_attr_o[3].schmitt_en No No No OUTPUT
mio_attr_o[3].od_en No No No OUTPUT
mio_attr_o[3].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[3].slew_rate[1:0] No No No OUTPUT
mio_attr_o[3].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[3].drive_strength[3:1] No No No OUTPUT
mio_attr_o[4].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[4].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[4].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[4].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[4].keep_en No No No OUTPUT
mio_attr_o[4].schmitt_en No No No OUTPUT
mio_attr_o[4].od_en No No No OUTPUT
mio_attr_o[4].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[4].slew_rate[1:0] No No No OUTPUT
mio_attr_o[4].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[4].drive_strength[3:1] No No No OUTPUT
mio_attr_o[5].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[5].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[5].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[5].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[5].keep_en No No No OUTPUT
mio_attr_o[5].schmitt_en No No No OUTPUT
mio_attr_o[5].od_en No No No OUTPUT
mio_attr_o[5].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[5].slew_rate[1:0] No No No OUTPUT
mio_attr_o[5].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[5].drive_strength[3:1] No No No OUTPUT
mio_attr_o[6].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[6].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[6].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[6].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[6].keep_en No No No OUTPUT
mio_attr_o[6].schmitt_en No No No OUTPUT
mio_attr_o[6].od_en No No No OUTPUT
mio_attr_o[6].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[6].slew_rate[1:0] No No No OUTPUT
mio_attr_o[6].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[6].drive_strength[3:1] No No No OUTPUT
mio_attr_o[7].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[7].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[7].pull_en Yes Yes T24,T25,T26 Yes T17,T55,T56 OUTPUT
mio_attr_o[7].pull_select Yes Yes T24,T25,T26 Yes T17,T55,T56 OUTPUT
mio_attr_o[7].keep_en No No No OUTPUT
mio_attr_o[7].schmitt_en No No No OUTPUT
mio_attr_o[7].od_en No No No OUTPUT
mio_attr_o[7].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[7].slew_rate[1:0] No No No OUTPUT
mio_attr_o[7].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[7].drive_strength[3:1] No No No OUTPUT
mio_attr_o[8].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[8].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[8].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[8].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[8].keep_en No No No OUTPUT
mio_attr_o[8].schmitt_en No No No OUTPUT
mio_attr_o[8].od_en No No No OUTPUT
mio_attr_o[8].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[8].slew_rate[1:0] No No No OUTPUT
mio_attr_o[8].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[8].drive_strength[3:1] No No No OUTPUT
mio_attr_o[9].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[9].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[9].pull_en Yes Yes T24,T25,T26 Yes T12,T51,T52 OUTPUT
mio_attr_o[9].pull_select Yes Yes T24,T25,T26 Yes T12,T51,T52 OUTPUT
mio_attr_o[9].keep_en No No No OUTPUT
mio_attr_o[9].schmitt_en No No No OUTPUT
mio_attr_o[9].od_en No No No OUTPUT
mio_attr_o[9].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[9].slew_rate[1:0] No No No OUTPUT
mio_attr_o[9].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[9].drive_strength[3:1] No No No OUTPUT
mio_attr_o[10].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[10].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[10].pull_en Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
mio_attr_o[10].pull_select Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
mio_attr_o[10].keep_en No No No OUTPUT
mio_attr_o[10].schmitt_en No No No OUTPUT
mio_attr_o[10].od_en No No No OUTPUT
mio_attr_o[10].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[10].slew_rate[1:0] No No No OUTPUT
mio_attr_o[10].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[10].drive_strength[3:1] No No No OUTPUT
mio_attr_o[11].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[11].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[11].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[11].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[11].keep_en No No No OUTPUT
mio_attr_o[11].schmitt_en No No No OUTPUT
mio_attr_o[11].od_en No No No OUTPUT
mio_attr_o[11].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[11].slew_rate[1:0] No No No OUTPUT
mio_attr_o[11].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[11].drive_strength[3:1] No No No OUTPUT
mio_attr_o[12].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[12].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[12].pull_en Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
mio_attr_o[12].pull_select Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
mio_attr_o[12].keep_en No No No OUTPUT
mio_attr_o[12].schmitt_en No No No OUTPUT
mio_attr_o[12].od_en No No No OUTPUT
mio_attr_o[12].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[12].slew_rate[1:0] No No No OUTPUT
mio_attr_o[12].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[12].drive_strength[3:1] No No No OUTPUT
mio_attr_o[13].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[13].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[13].pull_en Yes Yes T24,T25,T26 Yes T12,T15,T51 OUTPUT
mio_attr_o[13].pull_select Yes Yes T24,T25,T26 Yes T12,T15,T51 OUTPUT
mio_attr_o[13].keep_en No No No OUTPUT
mio_attr_o[13].schmitt_en No No No OUTPUT
mio_attr_o[13].od_en No No No OUTPUT
mio_attr_o[13].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[13].slew_rate[1:0] No No No OUTPUT
mio_attr_o[13].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[13].drive_strength[3:1] No No No OUTPUT
mio_attr_o[14].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[14].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[14].pull_en Yes Yes T24,T25,T26 Yes T12,T15,T51 OUTPUT
mio_attr_o[14].pull_select Yes Yes T24,T25,T26 Yes T12,T15,T51 OUTPUT
mio_attr_o[14].keep_en No No No OUTPUT
mio_attr_o[14].schmitt_en No No No OUTPUT
mio_attr_o[14].od_en No No No OUTPUT
mio_attr_o[14].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[14].slew_rate[1:0] No No No OUTPUT
mio_attr_o[14].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[14].drive_strength[3:1] No No No OUTPUT
mio_attr_o[15].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[15].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[15].pull_en Yes Yes T24,T25,T26 Yes T12,T15,T51 OUTPUT
mio_attr_o[15].pull_select Yes Yes T24,T25,T26 Yes T12,T15,T51 OUTPUT
mio_attr_o[15].keep_en No No No OUTPUT
mio_attr_o[15].schmitt_en No No No OUTPUT
mio_attr_o[15].od_en No No No OUTPUT
mio_attr_o[15].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[15].slew_rate[1:0] No No No OUTPUT
mio_attr_o[15].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[15].drive_strength[3:1] No No No OUTPUT
mio_attr_o[16].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[16].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[16].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[16].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[16].keep_en No No No OUTPUT
mio_attr_o[16].schmitt_en No No No OUTPUT
mio_attr_o[16].od_en No No No OUTPUT
mio_attr_o[16].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[16].slew_rate[1:0] No No No OUTPUT
mio_attr_o[16].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[16].drive_strength[3:1] No No No OUTPUT
mio_attr_o[17].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[17].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[17].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[17].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[17].keep_en No No No OUTPUT
mio_attr_o[17].schmitt_en No No No OUTPUT
mio_attr_o[17].od_en No No No OUTPUT
mio_attr_o[17].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[17].slew_rate[1:0] No No No OUTPUT
mio_attr_o[17].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[17].drive_strength[3:1] No No No OUTPUT
mio_attr_o[18].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[18].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[18].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[18].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[18].keep_en No No No OUTPUT
mio_attr_o[18].schmitt_en No No No OUTPUT
mio_attr_o[18].od_en No No No OUTPUT
mio_attr_o[18].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[18].slew_rate[1:0] No No No OUTPUT
mio_attr_o[18].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[18].drive_strength[3:1] No No No OUTPUT
mio_attr_o[19].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[19].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[19].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[19].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[19].keep_en No No No OUTPUT
mio_attr_o[19].schmitt_en No No No OUTPUT
mio_attr_o[19].od_en No No No OUTPUT
mio_attr_o[19].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[19].slew_rate[1:0] No No No OUTPUT
mio_attr_o[19].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[19].drive_strength[3:1] No No No OUTPUT
mio_attr_o[20].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[20].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[20].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[20].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[20].keep_en No No No OUTPUT
mio_attr_o[20].schmitt_en No No No OUTPUT
mio_attr_o[20].od_en No No No OUTPUT
mio_attr_o[20].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[20].slew_rate[1:0] No No No OUTPUT
mio_attr_o[20].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[20].drive_strength[3:1] No No No OUTPUT
mio_attr_o[21].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[21].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[21].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[21].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[21].keep_en No No No OUTPUT
mio_attr_o[21].schmitt_en No No No OUTPUT
mio_attr_o[21].od_en No No No OUTPUT
mio_attr_o[21].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[21].slew_rate[1:0] No No No OUTPUT
mio_attr_o[21].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[21].drive_strength[3:1] No No No OUTPUT
mio_attr_o[22].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[22].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[22].pull_en Yes Yes T57,T58,T59 Yes T60,T61,T57 OUTPUT
mio_attr_o[22].pull_select Yes Yes T60,T61,T57 Yes T60,T61,T57 OUTPUT
mio_attr_o[22].keep_en No No No OUTPUT
mio_attr_o[22].schmitt_en No No No OUTPUT
mio_attr_o[22].od_en No No No OUTPUT
mio_attr_o[22].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[22].slew_rate[1:0] No No No OUTPUT
mio_attr_o[22].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[22].drive_strength[3:1] No No No OUTPUT
mio_attr_o[23].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[23].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[23].pull_en Yes Yes T57,T58,T59 Yes T60,T61,T57 OUTPUT
mio_attr_o[23].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[23].keep_en No No No OUTPUT
mio_attr_o[23].schmitt_en No No No OUTPUT
mio_attr_o[23].od_en No No No OUTPUT
mio_attr_o[23].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[23].slew_rate[1:0] No No No OUTPUT
mio_attr_o[23].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[23].drive_strength[3:1] No No No OUTPUT
mio_attr_o[24].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[24].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[24].pull_en Yes Yes T57,T58,T59 Yes T60,T61,T57 OUTPUT
mio_attr_o[24].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[24].keep_en No No No OUTPUT
mio_attr_o[24].schmitt_en No No No OUTPUT
mio_attr_o[24].od_en No No No OUTPUT
mio_attr_o[24].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[24].slew_rate[1:0] No No No OUTPUT
mio_attr_o[24].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[24].drive_strength[3:1] No No No OUTPUT
mio_attr_o[25].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[25].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[25].pull_en Yes Yes T8,T27,T48 Yes T1,T2,T3 OUTPUT
mio_attr_o[25].pull_select Yes Yes T8,T27,T48 Yes T1,T2,T3 OUTPUT
mio_attr_o[25].keep_en No No No OUTPUT
mio_attr_o[25].schmitt_en No No No OUTPUT
mio_attr_o[25].od_en No No No OUTPUT
mio_attr_o[25].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[25].slew_rate[1:0] No No No OUTPUT
mio_attr_o[25].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[25].drive_strength[3:1] No No No OUTPUT
mio_attr_o[26].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[26].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[26].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[26].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[26].keep_en No No No OUTPUT
mio_attr_o[26].schmitt_en No No No OUTPUT
mio_attr_o[26].od_en No No No OUTPUT
mio_attr_o[26].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[26].slew_rate[1:0] No No No OUTPUT
mio_attr_o[26].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[26].drive_strength[3:1] No No No OUTPUT
mio_attr_o[27].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[27].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[27].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[27].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[27].keep_en No No No OUTPUT
mio_attr_o[27].schmitt_en No No No OUTPUT
mio_attr_o[27].od_en No No No OUTPUT
mio_attr_o[27].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[27].slew_rate[1:0] No No No OUTPUT
mio_attr_o[27].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[27].drive_strength[3:1] No No No OUTPUT
mio_attr_o[28].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[28].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[28].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[28].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[28].keep_en No No No OUTPUT
mio_attr_o[28].schmitt_en No No No OUTPUT
mio_attr_o[28].od_en No No No OUTPUT
mio_attr_o[28].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[28].slew_rate[1:0] No No No OUTPUT
mio_attr_o[28].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[28].drive_strength[3:1] No No No OUTPUT
mio_attr_o[29].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[29].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[29].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[29].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[29].keep_en No No No OUTPUT
mio_attr_o[29].schmitt_en No No No OUTPUT
mio_attr_o[29].od_en No No No OUTPUT
mio_attr_o[29].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[29].slew_rate[1:0] No No No OUTPUT
mio_attr_o[29].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[29].drive_strength[3:1] No No No OUTPUT
mio_attr_o[30].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[30].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[30].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[30].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[30].keep_en No No No OUTPUT
mio_attr_o[30].schmitt_en No No No OUTPUT
mio_attr_o[30].od_en No No No OUTPUT
mio_attr_o[30].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[30].slew_rate[1:0] No No No OUTPUT
mio_attr_o[30].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[30].drive_strength[3:1] No No No OUTPUT
mio_attr_o[31].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[31].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[31].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[31].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[31].keep_en No No No OUTPUT
mio_attr_o[31].schmitt_en No No No OUTPUT
mio_attr_o[31].od_en No No No OUTPUT
mio_attr_o[31].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[31].slew_rate[1:0] No No No OUTPUT
mio_attr_o[31].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[31].drive_strength[3:1] No No No OUTPUT
mio_attr_o[32].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[32].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[32].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[32].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[32].keep_en No No No OUTPUT
mio_attr_o[32].schmitt_en No No No OUTPUT
mio_attr_o[32].od_en No No No OUTPUT
mio_attr_o[32].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[32].slew_rate[1:0] No No No OUTPUT
mio_attr_o[32].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[32].drive_strength[3:1] No No No OUTPUT
mio_attr_o[33].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[33].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[33].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[33].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[33].keep_en No No No OUTPUT
mio_attr_o[33].schmitt_en No No No OUTPUT
mio_attr_o[33].od_en No No No OUTPUT
mio_attr_o[33].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[33].slew_rate[1:0] No No No OUTPUT
mio_attr_o[33].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[33].drive_strength[3:1] No No No OUTPUT
mio_attr_o[34].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[34].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[34].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[34].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[34].keep_en No No No OUTPUT
mio_attr_o[34].schmitt_en No No No OUTPUT
mio_attr_o[34].od_en No No No OUTPUT
mio_attr_o[34].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[34].slew_rate[1:0] No No No OUTPUT
mio_attr_o[34].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[34].drive_strength[3:1] No No No OUTPUT
mio_attr_o[35].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[35].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[35].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[35].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[35].keep_en No No No OUTPUT
mio_attr_o[35].schmitt_en No No No OUTPUT
mio_attr_o[35].od_en No No No OUTPUT
mio_attr_o[35].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[35].slew_rate[1:0] No No No OUTPUT
mio_attr_o[35].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[35].drive_strength[3:1] No No No OUTPUT
mio_attr_o[36].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[36].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[36].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[36].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[36].keep_en No No No OUTPUT
mio_attr_o[36].schmitt_en No No No OUTPUT
mio_attr_o[36].od_en No No No OUTPUT
mio_attr_o[36].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[36].slew_rate[1:0] No No No OUTPUT
mio_attr_o[36].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[36].drive_strength[3:1] No No No OUTPUT
mio_attr_o[37].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[37].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[37].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[37].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[37].keep_en No No No OUTPUT
mio_attr_o[37].schmitt_en No No No OUTPUT
mio_attr_o[37].od_en No No No OUTPUT
mio_attr_o[37].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[37].slew_rate[1:0] No No No OUTPUT
mio_attr_o[37].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[37].drive_strength[3:1] No No No OUTPUT
mio_attr_o[38].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[38].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[38].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[38].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[38].keep_en No No No OUTPUT
mio_attr_o[38].schmitt_en Yes Yes T37,T43,T62 Yes T40,T37,T43 OUTPUT
mio_attr_o[38].od_en No No No OUTPUT
mio_attr_o[38].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[38].slew_rate[1:0] No No No OUTPUT
mio_attr_o[38].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[38].drive_strength[3:1] No No No OUTPUT
mio_attr_o[39].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[39].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[39].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[39].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[39].keep_en No No No OUTPUT
mio_attr_o[39].schmitt_en Yes Yes T37,T43,T62 Yes T40,T37,T43 OUTPUT
mio_attr_o[39].od_en No No No OUTPUT
mio_attr_o[39].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[39].slew_rate[1:0] No No No OUTPUT
mio_attr_o[39].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[39].drive_strength[3:1] No No No OUTPUT
mio_attr_o[40].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[40].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[40].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[40].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[40].keep_en No No No OUTPUT
mio_attr_o[40].schmitt_en No No No OUTPUT
mio_attr_o[40].od_en No No No OUTPUT
mio_attr_o[40].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[40].slew_rate[1:0] No No No OUTPUT
mio_attr_o[40].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[40].drive_strength[3:1] No No No OUTPUT
mio_attr_o[41].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[41].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[41].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[41].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[41].keep_en No No No OUTPUT
mio_attr_o[41].schmitt_en No No No OUTPUT
mio_attr_o[41].od_en No No No OUTPUT
mio_attr_o[41].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[41].slew_rate[1:0] No No No OUTPUT
mio_attr_o[41].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[41].drive_strength[3:1] No No No OUTPUT
mio_attr_o[42].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[42].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[42].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[42].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[42].keep_en No No No OUTPUT
mio_attr_o[42].schmitt_en No No No OUTPUT
mio_attr_o[42].od_en No No No OUTPUT
mio_attr_o[42].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[42].slew_rate[1:0] No No No OUTPUT
mio_attr_o[42].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[42].drive_strength[3:1] No No No OUTPUT
mio_attr_o[43].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[43].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[43].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[43].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[43].keep_en No No No OUTPUT
mio_attr_o[43].schmitt_en No No No OUTPUT
mio_attr_o[43].od_en No No No OUTPUT
mio_attr_o[43].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[43].slew_rate[1:0] No No No OUTPUT
mio_attr_o[43].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[43].drive_strength[3:1] No No No OUTPUT
mio_attr_o[44].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[44].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[44].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[44].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[44].keep_en No No No OUTPUT
mio_attr_o[44].schmitt_en No No No OUTPUT
mio_attr_o[44].od_en No No No OUTPUT
mio_attr_o[44].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[44].slew_rate[1:0] No No No OUTPUT
mio_attr_o[44].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[44].drive_strength[3:1] No No No OUTPUT
mio_attr_o[45].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[45].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[45].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[45].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[45].keep_en No No No OUTPUT
mio_attr_o[45].schmitt_en No No No OUTPUT
mio_attr_o[45].od_en No No No OUTPUT
mio_attr_o[45].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[45].slew_rate[1:0] No No No OUTPUT
mio_attr_o[45].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[45].drive_strength[3:1] No No No OUTPUT
mio_attr_o[46].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[46].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[46].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[46].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[46].keep_en No No No OUTPUT
mio_attr_o[46].schmitt_en No No No OUTPUT
mio_attr_o[46].od_en No No No OUTPUT
mio_attr_o[46].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[46].slew_rate[1:0] No No No OUTPUT
mio_attr_o[46].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
mio_attr_o[46].drive_strength[3:1] No No No OUTPUT
mio_out_o[46:0] Yes Yes T7,T33,T45 Yes T7,T33,T45 OUTPUT
mio_oe_o[46:0] Yes Yes T33,T46,T47 Yes T7,T33,T45 OUTPUT
mio_in_i[46:0] Yes Yes T7,T31,T33 Yes T8,T7,T31 INPUT
dio_attr_o[0].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[0].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[0].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[0].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[0].keep_en No No No OUTPUT
dio_attr_o[0].schmitt_en No No No OUTPUT
dio_attr_o[0].od_en No No No OUTPUT
dio_attr_o[0].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[0].slew_rate[1:0] No No No OUTPUT
dio_attr_o[0].drive_strength[0] Yes Yes *T48,*T49,*T50 Yes T1,T2,T3 OUTPUT
dio_attr_o[0].drive_strength[3:1] No No No OUTPUT
dio_attr_o[1].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[1].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[1].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[1].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[1].keep_en No No No OUTPUT
dio_attr_o[1].schmitt_en No No No OUTPUT
dio_attr_o[1].od_en No No No OUTPUT
dio_attr_o[1].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[1].slew_rate[1:0] No No No OUTPUT
dio_attr_o[1].drive_strength[0] Yes Yes *T48,*T49,*T50 Yes T1,T2,T3 OUTPUT
dio_attr_o[1].drive_strength[3:1] No No No OUTPUT
dio_attr_o[2].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[2].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[2].pull_en Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
dio_attr_o[2].pull_select Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
dio_attr_o[2].keep_en No No No OUTPUT
dio_attr_o[2].schmitt_en No No No OUTPUT
dio_attr_o[2].od_en No No No OUTPUT
dio_attr_o[2].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[2].slew_rate[1:0] No No No OUTPUT
dio_attr_o[2].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[2].drive_strength[3:1] No No No OUTPUT
dio_attr_o[3].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[3].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[3].pull_en Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
dio_attr_o[3].pull_select Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
dio_attr_o[3].keep_en No No No OUTPUT
dio_attr_o[3].schmitt_en No No No OUTPUT
dio_attr_o[3].od_en No No No OUTPUT
dio_attr_o[3].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[3].slew_rate[1:0] No No No OUTPUT
dio_attr_o[3].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[3].drive_strength[3:1] No No No OUTPUT
dio_attr_o[4].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[4].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[4].pull_en Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
dio_attr_o[4].pull_select Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
dio_attr_o[4].keep_en No No No OUTPUT
dio_attr_o[4].schmitt_en No No No OUTPUT
dio_attr_o[4].od_en No No No OUTPUT
dio_attr_o[4].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[4].slew_rate[1:0] No No No OUTPUT
dio_attr_o[4].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[4].drive_strength[3:1] No No No OUTPUT
dio_attr_o[5].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[5].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[5].pull_en Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
dio_attr_o[5].pull_select Yes Yes T24,T25,T26 Yes T12,T13,T14 OUTPUT
dio_attr_o[5].keep_en No No No OUTPUT
dio_attr_o[5].schmitt_en No No No OUTPUT
dio_attr_o[5].od_en No No No OUTPUT
dio_attr_o[5].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[5].slew_rate[1:0] No No No OUTPUT
dio_attr_o[5].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[5].drive_strength[3:1] No No No OUTPUT
dio_attr_o[6].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[6].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[6].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[6].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[6].keep_en No No No OUTPUT
dio_attr_o[6].schmitt_en No No No OUTPUT
dio_attr_o[6].od_en No No No OUTPUT
dio_attr_o[6].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[6].slew_rate[1:0] No No No OUTPUT
dio_attr_o[6].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[6].drive_strength[3:1] No No No OUTPUT
dio_attr_o[7].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[7].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[7].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[7].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[7].keep_en No No No OUTPUT
dio_attr_o[7].schmitt_en No No No OUTPUT
dio_attr_o[7].od_en No No No OUTPUT
dio_attr_o[7].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[7].slew_rate[1:0] No No No OUTPUT
dio_attr_o[7].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[7].drive_strength[3:1] No No No OUTPUT
dio_attr_o[8].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[8].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[8].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[8].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[8].keep_en No No No OUTPUT
dio_attr_o[8].schmitt_en No No No OUTPUT
dio_attr_o[8].od_en No No No OUTPUT
dio_attr_o[8].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[8].slew_rate[1:0] No No No OUTPUT
dio_attr_o[8].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[8].drive_strength[3:1] No No No OUTPUT
dio_attr_o[9].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[9].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[9].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[9].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[9].keep_en No No No OUTPUT
dio_attr_o[9].schmitt_en No No No OUTPUT
dio_attr_o[9].od_en No No No OUTPUT
dio_attr_o[9].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[9].slew_rate[1:0] No No No OUTPUT
dio_attr_o[9].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[9].drive_strength[3:1] No No No OUTPUT
dio_attr_o[10].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[10].virt_od_en Yes Yes T24,T25,T26 Yes T20,T53,T54 OUTPUT
dio_attr_o[10].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[10].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[10].keep_en No No No OUTPUT
dio_attr_o[10].schmitt_en No No No OUTPUT
dio_attr_o[10].od_en No No No OUTPUT
dio_attr_o[10].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[10].slew_rate[1:0] No No No OUTPUT
dio_attr_o[10].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[10].drive_strength[3:1] No No No OUTPUT
dio_attr_o[11].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[11].virt_od_en Yes Yes T24,T25,T26 Yes T20,T53,T54 OUTPUT
dio_attr_o[11].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[11].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[11].keep_en No No No OUTPUT
dio_attr_o[11].schmitt_en No No No OUTPUT
dio_attr_o[11].od_en No No No OUTPUT
dio_attr_o[11].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[11].slew_rate[1:0] No No No OUTPUT
dio_attr_o[11].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[11].drive_strength[3:1] No No No OUTPUT
dio_attr_o[12].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[12].virt_od_en No No No OUTPUT
dio_attr_o[12].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[12].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[12].keep_en No No No OUTPUT
dio_attr_o[12].schmitt_en No No No OUTPUT
dio_attr_o[12].od_en No No No OUTPUT
dio_attr_o[12].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[12].slew_rate[1:0] No No No OUTPUT
dio_attr_o[12].drive_strength[3:0] No No No OUTPUT
dio_attr_o[13].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[13].virt_od_en No No No OUTPUT
dio_attr_o[13].pull_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[13].pull_select Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[13].keep_en No No No OUTPUT
dio_attr_o[13].schmitt_en No No No OUTPUT
dio_attr_o[13].od_en No No No OUTPUT
dio_attr_o[13].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[13].slew_rate[1:0] No No No OUTPUT
dio_attr_o[13].drive_strength[3:0] No No No OUTPUT
dio_attr_o[14].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[14].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[14].pull_en Yes Yes T24,T25,T26 Yes T12,T51,T52 OUTPUT
dio_attr_o[14].pull_select Yes Yes T24,T25,T26 Yes T12,T51,T52 OUTPUT
dio_attr_o[14].keep_en No No No OUTPUT
dio_attr_o[14].schmitt_en No No No OUTPUT
dio_attr_o[14].od_en No No No OUTPUT
dio_attr_o[14].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[14].slew_rate[1:0] No No No OUTPUT
dio_attr_o[14].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[14].drive_strength[3:1] No No No OUTPUT
dio_attr_o[15].invert Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[15].virt_od_en Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[15].pull_en Yes Yes T24,T25,T26 Yes T12,T51,T52 OUTPUT
dio_attr_o[15].pull_select Yes Yes T24,T25,T26 Yes T12,T51,T52 OUTPUT
dio_attr_o[15].keep_en No No No OUTPUT
dio_attr_o[15].schmitt_en No No No OUTPUT
dio_attr_o[15].od_en No No No OUTPUT
dio_attr_o[15].input_disable Yes Yes T24,T25,T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[15].slew_rate[1:0] No No No OUTPUT
dio_attr_o[15].drive_strength[0] Yes Yes *T24,*T25,*T26 Yes T24,T25,T26 OUTPUT
dio_attr_o[15].drive_strength[3:1] No No No OUTPUT
dio_out_o[11:0] Yes Yes *T8,*T9,*T10 Yes T11,T21,T22 OUTPUT
dio_out_o[13:12] No No No OUTPUT
dio_out_o[15:14] Yes Yes T12,T13,T14 Yes T8,T12,T13 OUTPUT
dio_oe_o[15:0] Yes Yes T11,T21,T22 Yes T11,T21,T22 OUTPUT
dio_in_i[15:0] Yes Yes T8,T38,T9 Yes T8,T9,T10 INPUT

*Tests covering at least one bit in the range

Branch Coverage for Module : pinmux
Line No.TotalCoveredPercent
Branches 778 651 83.68
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 2 50.00
TERNARY 496 4 2 50.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 2 50.00
TERNARY 496 4 2 50.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 2 50.00
TERNARY 496 4 2 50.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 2 50.00
TERNARY 496 4 2 50.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 2 50.00
TERNARY 496 4 2 50.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 2 50.00
TERNARY 496 4 2 50.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 2 50.00
TERNARY 496 4 2 50.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 2 50.00
TERNARY 496 4 2 50.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 4 100.00
TERNARY 496 4 4 100.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 2 50.00
TERNARY 496 4 2 50.00
TERNARY 479 2 2 100.00
TERNARY 483 2 2 100.00
TERNARY 492 4 3 75.00
TERNARY 496 4 3 75.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 3 75.00
TERNARY 532 4 3 75.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 3 75.00
TERNARY 532 4 3 75.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 2 50.00
TERNARY 532 4 2 50.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 3 75.00
TERNARY 532 4 3 75.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 3 75.00
TERNARY 532 4 3 75.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 3 75.00
TERNARY 532 4 3 75.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 3 75.00
TERNARY 532 4 3 75.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 3 75.00
TERNARY 532 4 3 75.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 4 100.00
TERNARY 532 4 4 100.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 4 100.00
TERNARY 532 4 4 100.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 3 75.00
TERNARY 532 4 3 75.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 3 75.00
TERNARY 532 4 3 75.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 2 50.00
TERNARY 532 4 2 50.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 2 50.00
TERNARY 532 4 2 50.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 2 50.00
TERNARY 532 4 2 50.00
TERNARY 515 2 2 100.00
TERNARY 519 2 2 100.00
TERNARY 528 4 4 100.00
TERNARY 532 4 4 100.00
TERNARY 591 2 2 100.00
TERNARY 591 2 2 100.00
TERNARY 591 2 2 100.00
TERNARY 591 2 2 100.00
TERNARY 591 2 2 100.00
TERNARY 591 2 2 100.00
TERNARY 591 2 1 50.00
TERNARY 591 2 1 50.00
IF 162 2 2 100.00
IF 423 2 2 100.00
IF 553 2 1 50.00


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T28,T23
0 1 - Covered T7,T71,T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T28,T23
0 1 - Covered T7,T71,T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T7,T28
0 1 - Covered T7,T71,T23
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T7,T28
0 1 - Covered T7,T71,T23
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T71,T23
0 1 - Covered T8,T71,T72
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T71,T23
0 1 - Covered T8,T71,T72
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T28,T71
0 1 - Covered T7,T71,T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T28,T71
0 1 - Covered T7,T71,T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T71
0 1 - Covered T8,T7,T28
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64,T65


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T71
0 1 - Covered T8,T7,T28
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64,T65


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T71,T23
0 1 - Covered T8,T7,T71
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T71,T23
0 1 - Covered T8,T7,T71
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T28
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T71,T72
0 1 - Covered T7,T28,T71
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T7,T71,T72
0 1 - Covered T7,T28,T71
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T16
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T7,T16
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T16,T28,T71
0 1 - Covered T7,T64,T71
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T16,T28,T71
0 1 - Covered T7,T64,T71
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T28,T23
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T28,T23
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T64,T28
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T64,T28
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28,T65
0 1 - Covered T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28,T65
0 1 - Covered T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T64
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T64
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T28
0 1 - Covered T65,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T28
0 1 - Covered T65,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T8,T64,T28
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T8,T64,T28
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T64,T28,T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T64,T28,T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T28
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T28
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8
0 1 - Covered T64,T28,T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8
0 1 - Covered T64,T28,T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T23
0 1 - Covered T8,T64,T28
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T23
0 1 - Covered T8,T64,T28
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28,T23
0 1 - Covered T65
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28,T23
0 1 - Covered T65
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T64,T28
0 1 - Covered T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T64,T28
0 1 - Covered T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T65
0 1 - Covered T64,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T65
0 1 - Covered T64,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T8,T28
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T8,T28
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T28
0 1 - Covered T64
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T28
0 1 - Covered T64
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T65,T23
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T65,T23
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T65,T23
0 1 - Covered T8,T28
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T65,T23
0 1 - Covered T8,T28
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28,T23
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28,T23
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T23
0 1 - Covered T64
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T23
0 1 - Covered T64
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28,T65
0 1 - Covered T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28,T65
0 1 - Covered T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28
0 1 - Covered T8,T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28
0 1 - Covered T8,T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64
0 1 - Covered T8,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64
0 1 - Covered T8,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T28
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T28
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T28
0 1 - Covered T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T28
0 1 - Covered T65
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T23
0 1 - Covered T8,T64
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T23
0 1 - Covered T8,T64
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T28,T65
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T28,T65
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8
0 1 - Covered T28
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8
0 1 - Covered T28
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T28,T65
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T28,T65
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T65
0 1 - Covered T8,T28,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64,T65
0 1 - Covered T8,T28,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28,T23
0 1 - Covered T8,T65
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28,T23
0 1 - Covered T8,T65
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T28
0 1 - Covered T23
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T28
0 1 - Covered T23
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64,T65


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64,T65


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8
0 1 - Covered T23
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64,T65


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8
0 1 - Covered T23
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64,T65


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T65
0 1 - Covered T64
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T65
0 1 - Covered T64
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


479 assign mio_out[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


483 assign mio_oe[k] = reg2hw.mio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


492 assign mio_out_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 493 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 494 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T64,T28
0 1 - Covered T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


496 assign mio_oe_retreg_d[k] = (reg2hw.mio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 497 (reg2hw.mio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 498 (reg2hw.mio_pad_sleep_mode[k].q == 2) ? 1'b0 : mio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T64,T28
0 1 - Covered T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T28,T23
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64,T65


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T28,T23
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64,T65


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64
0 1 - Covered T28,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64
0 1 - Covered T28,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T65
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T65
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T23
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T23
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T28
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T28
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28
0 1 - Covered T65,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28
0 1 - Covered T65,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T16,T28
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T16,T28
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T16,T64
0 1 - Covered T16,T66,T67
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T8,T16,T64
0 1 - Covered T16,T66,T67
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T16,T28
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T16,T28
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T16,T64,T66
0 1 - Covered T16,T28,T66
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T16,T64,T66
0 1 - Covered T16,T28,T66
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T16,T28
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T16,T28
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T16,T28,T66
0 1 - Covered T16,T66,T23
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T16,T28,T66
0 1 - Covered T16,T66,T23
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T16,T28
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T16,T28
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T16,T28,T66
0 1 - Covered T8,T16,T66
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T16,T28,T66
0 1 - Covered T8,T16,T66
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64,T65


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T8
0 0 1 Covered T1,T2,T3
0 0 0 Covered T64,T65


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64
0 1 - Covered T8,T28,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T64
0 1 - Covered T8,T28,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T65
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T65
0 1 - Not Covered
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T8,T28,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Not Covered
0 1 - Covered T8,T28,T23
0 0 1 Covered T1,T2,T3
0 0 0 Not Covered


515 assign dio_out[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


519 assign dio_oe[k] = reg2hw.dio_pad_sleep_status[k].q ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T8,T28,T23
0 Covered T1,T2,T3


528 assign dio_out_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b0 : -1- ==> 529 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 530 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_out[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28
0 1 - Covered T64
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


532 assign dio_oe_retreg_d[k] = (reg2hw.dio_pad_sleep_mode[k].q == 0) ? 1'b1 : -1- ==> 533 (reg2hw.dio_pad_sleep_mode[k].q == 1) ? 1'b1 : -2- ==> 534 (reg2hw.dio_pad_sleep_mode[k].q == 2) ? 1'b0 : dio_oe[k]; -3- ==> ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T28
0 1 - Covered T64
0 0 1 Covered T1,T2,T3
0 0 0 Covered T65


591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T16,T64,T66
0 Covered T1,T2,T3


591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T64
0 Covered T1,T2,T3


591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T27,T64
0 Covered T1,T2,T3


591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T64,T65
0 Covered T1,T2,T3


591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T29,T65
0 Covered T1,T2,T3


591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T30
0 Covered T1,T2,T3


591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


591 assign pin_value = (reg2hw.wkup_detector[k].miodio.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


162 if (!rst_ni) begin -1- 163 dio_pad_attr_q <= '0; ==> 164 mio_pad_attr_q <= '0; 165 end else begin 166 // dedicated pads 167 for (int kk = 0; kk < NDioPads; kk++) begin ==>

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


423 if (!rst_ni) begin -1- 424 sleep_en_q <= 1'b0; ==> 425 mio_out_retreg_q <= '0; 426 mio_oe_retreg_q <= '0; 427 dio_out_retreg_q <= '0; 428 dio_oe_retreg_q <= '0; 429 end else begin 430 sleep_en_q <= sleep_en_i; ==>

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


553 if (prim_mubi_pkg::mubi4_test_true_strict(scanmode_i)) begin -1- 554 dio_wkup_no_scan[k] = 1'b0; ==> 555 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T8,T16,T17


Assert Coverage for Module : pinmux
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 25 25 100.00 23 92.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 25 25 100.00 23 92.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
AlertsKnown_A 138405897 137711610 0 0
AonWkupReqKnownO_A 1704362 1507256 0 0
DftJtagTckKnown_A 138405897 137711610 0 0
DftJtagTmsKnown_A 138405897 137711610 0 0
DftJtagTrstKnown_A 138405897 137711610 0 0
DftStrapsKnown_A 138405897 137711610 0 0
DioKnownO_A 138405897 137711610 0 0
DioOeKnownO_A 138405897 137711610 0 0
FpvSecCmBusIntegrity_A 138405897 0 0 0
FpvSecCmRegWeOnehotCheck_A 138405897 7 0 0
LcJtagTckKnown_A 138405897 137711610 0 0
LcJtagTmsKnown_A 138405897 137711610 0 0
LcJtagTrstKnown_A 138405897 137711610 0 0
MioKnownO_A 138405897 137711610 0 0
MioOeKnownO_A 138405897 137711610 0 0
PinmuxWkupStable_A 1704362 5232 0 0
PwrMgrStrapSampleOnce0_A 138405897 1714 0 0
PwrMgrStrapSampleOnce1_A 138405897 0 0 983
RvJtagTckKnown_A 138405897 137711610 0 0
RvJtagTmsKnown_A 138405897 137711610 0 0
RvJtagTrstKnown_A 138405897 137711610 0 0
TlAReadyKnownO_A 138405897 137711610 0 0
TlDValidKnownO_A 138405897 137711610 0 0
UsbWakeDetectActiveKnownO_A 1704362 1507256 0 0
UsbWkupReqKnownO_A 1704362 1507256 0 0


AlertsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

AonWkupReqKnownO_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1704362 1507256 0 0
T1 282 108 0 0
T2 333 159 0 0
T3 343 169 0 0
T4 473 300 0 0
T5 510 338 0 0
T6 385 211 0 0
T8 509 336 0 0
T9 351 177 0 0
T27 859 686 0 0
T38 324 151 0 0

DftJtagTckKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

DftJtagTmsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

DftJtagTrstKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

DftStrapsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

DioKnownO_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

DioOeKnownO_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

FpvSecCmBusIntegrity_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 0 0 0

FpvSecCmRegWeOnehotCheck_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 7 0 0
T109 42697 1 0 0
T110 0 1 0 0
T111 0 1 0 0
T112 0 1 0 0
T113 0 1 0 0
T114 0 1 0 0
T115 0 1 0 0
T116 48184 0 0 0
T117 46537 0 0 0
T118 56285 0 0 0
T119 65496 0 0 0
T120 41388 0 0 0
T121 52371 0 0 0
T122 46023 0 0 0
T123 108981 0 0 0
T124 42349 0 0 0

LcJtagTckKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

LcJtagTmsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

LcJtagTrstKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

MioKnownO_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

MioOeKnownO_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

PinmuxWkupStable_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1704362 5232 0 0
T7 651 115 0 0
T10 526 0 0 0
T11 606 0 0 0
T16 0 89 0 0
T27 859 457 0 0
T29 0 21 0 0
T31 656 0 0 0
T32 715 0 0 0
T48 775 0 0 0
T49 943 0 0 0
T50 1002 0 0 0
T66 0 89 0 0
T68 0 24 0 0
T69 0 616 0 0
T70 0 596 0 0
T71 0 86 0 0
T125 0 24 0 0
T126 756 0 0 0

PwrMgrStrapSampleOnce0_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 1714 0 0
T1 11237 1 0 0
T2 15670 1 0 0
T3 16641 1 0 0
T4 22764 1 0 0
T5 28558 1 0 0
T6 26450 1 0 0
T8 26469 1 0 0
T9 22989 1 0 0
T27 38517 1 0 0
T38 15636 1 0 0

PwrMgrStrapSampleOnce1_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 0 0 983

RvJtagTckKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

RvJtagTmsKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

RvJtagTrstKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

TlAReadyKnownO_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

TlDValidKnownO_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 138405897 137711610 0 0
T1 11237 10514 0 0
T2 15670 15042 0 0
T3 16641 16010 0 0
T4 22764 22435 0 0
T5 28558 28167 0 0
T6 26450 25534 0 0
T8 26469 26134 0 0
T9 22989 22016 0 0
T27 38517 37785 0 0
T38 15636 15044 0 0

UsbWakeDetectActiveKnownO_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1704362 1507256 0 0
T1 282 108 0 0
T2 333 159 0 0
T3 343 169 0 0
T4 473 300 0 0
T5 510 338 0 0
T6 385 211 0 0
T8 509 336 0 0
T9 351 177 0 0
T27 859 686 0 0
T38 324 151 0 0

UsbWkupReqKnownO_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1704362 1507256 0 0
T1 282 108 0 0
T2 333 159 0 0
T3 343 169 0 0
T4 473 300 0 0
T5 510 338 0 0
T6 385 211 0 0
T8 509 336 0 0
T9 351 177 0 0
T27 859 686 0 0
T38 324 151 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%