Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspaces/repo/scratch/os_regression_2024_08_22/chip_earlgrey_asic-sim-vcs/default/sim-vcs/../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_pwrmgr_aon 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_pwrmgr_aon

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
93.82 92.11 89.34 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : pwrmgr
TotalCoveredPercent
Totals 83 83 100.00
Total Bits 460 460 100.00
Total Bits 0->1 230 230 100.00
Total Bits 1->0 230 230 100.00

Ports 83 83 100.00
Port Bits 460 460 100.00
Port Bits 0->1 230 230 100.00
Port Bits 1->0 230 230 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_slow_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_slow_ni Yes Yes T42,T37,T43 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T42,T37,T43 Yes T1,T2,T3 INPUT
rst_main_ni Yes Yes T27,T42,T39 Yes T1,T2,T3 INPUT
clk_lc_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_lc_ni Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
clk_esc_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_esc_ni Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T8,T27,T7 Yes T8,T27,T7 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T8,T27,T7 Yes T8,T27,T7 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T102,*T103,*T104 Yes T102,T103,T104 INPUT
tl_i.a_address[21:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[22] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:23] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T94,*T41,*T64 Yes T94,T41,T64 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T102,T103,T104 Yes T102,T103,T104 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T41,T64,T65 Yes T41,T64,T65 INPUT
tl_i.a_valid Yes Yes T8,T27,T7 Yes T8,T27,T7 INPUT
tl_o.a_ready Yes Yes T8,T27,T7 Yes T8,T27,T7 OUTPUT
tl_o.d_error Yes Yes T102,T103,T105 Yes T102,T103,T105 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T8,T27,T7 Yes T8,T27,T7 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T8,T27,T7 Yes T8,T27,T7 OUTPUT
tl_o.d_data[31:0] Yes Yes T8,T27,T7 Yes T8,T27,T7 OUTPUT
tl_o.d_sink Yes Yes T102,T103,T104 Yes T102,T103,T104 OUTPUT
tl_o.d_source[5:0] Yes Yes *T64,*T65,*T103 Yes T64,T65,T102 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T102,T103,T104 Yes T102,T103,T104 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T8,*T27,*T7 Yes T8,T27,T7 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T8,T27,T7 Yes T8,T27,T7 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T155,T343,T586 Yes T155,T343,T586 INPUT
alert_rx_i[0].ping_n Yes Yes T106,T107,T196 Yes T106,T107,T196 INPUT
alert_rx_i[0].ping_p Yes Yes T106,T107,T196 Yes T106,T107,T196 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T278,T155,T343 Yes T278,T155,T343 OUTPUT
pwr_ast_i.main_pok Yes Yes T27,T42,T39 Yes T1,T2,T3 INPUT
pwr_ast_i.usb_clk_val Yes Yes T8,T27,T7 Yes T1,T2,T3 INPUT
pwr_ast_i.io_clk_val Yes Yes T8,T27,T7 Yes T1,T2,T3 INPUT
pwr_ast_i.core_clk_val Yes Yes T8,T27,T7 Yes T1,T2,T3 INPUT
pwr_ast_i.slow_clk_val Yes Yes T36,T78,T164 Yes T1,T2,T3 INPUT
pwr_ast_o.usb_clk_en Yes Yes T8,T27,T7 Yes T1,T2,T3 OUTPUT
pwr_ast_o.io_clk_en Yes Yes T8,T27,T7 Yes T1,T2,T3 OUTPUT
pwr_ast_o.core_clk_en Yes Yes T8,T27,T7 Yes T1,T2,T3 OUTPUT
pwr_ast_o.slow_clk_en Unreachable Unreachable Unreachable OUTPUT
pwr_ast_o.pwr_clamp Yes Yes T1,T2,T3 Yes T27,T42,T39 OUTPUT
pwr_ast_o.pwr_clamp_env Yes Yes T1,T2,T3 Yes T27,T42,T39 OUTPUT
pwr_ast_o.main_pd_n Yes Yes T27,T39,T155 Yes T27,T39,T155 OUTPUT
pwr_rst_i.rst_sys_src_n[1:0] Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
pwr_rst_i.rst_lc_src_n[1:0] Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
pwr_rst_o.reset_cause[1:0] Yes Yes T1,T2,T3 Yes T8,T27,T7 OUTPUT
pwr_rst_o.rstreqs[4:0] Yes Yes T83,T84,T137 Yes T83,T84,T137 OUTPUT
pwr_rst_o.rst_sys_req[1:0] Yes Yes T1,T2,T3 Yes T48,T49,T50 OUTPUT
pwr_rst_o.rst_lc_req[1:0] Yes Yes T1,T2,T3 Yes T48,T49,T50 OUTPUT
pwr_clk_o.usb_ip_clk_en Yes Yes T8,T27,T7 Yes T1,T2,T3 OUTPUT
pwr_clk_o.io_ip_clk_en Yes Yes T8,T27,T7 Yes T1,T2,T3 OUTPUT
pwr_clk_o.main_ip_clk_en Yes Yes T8,T27,T7 Yes T1,T2,T3 OUTPUT
pwr_clk_i.usb_status Yes Yes T8,T27,T7 Yes T1,T2,T3 INPUT
pwr_clk_i.io_status Yes Yes T8,T27,T7 Yes T1,T2,T3 INPUT
pwr_clk_i.main_status Yes Yes T8,T27,T7 Yes T1,T2,T3 INPUT
pwr_otp_i.otp_idle Yes Yes T8,T27,T48 Yes T1,T2,T3 INPUT
pwr_otp_i.otp_done Yes Yes T8,T27,T48 Yes T1,T2,T3 INPUT
pwr_otp_o.otp_init Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
pwr_lc_i.lc_idle Yes Yes T8,T27,T48 Yes T1,T2,T3 INPUT
pwr_lc_i.lc_done Yes Yes T8,T27,T48 Yes T1,T2,T3 INPUT
pwr_lc_o.lc_init Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
pwr_flash_i.flash_idle Yes Yes T5,T27,T251 Yes T5,T27,T251 INPUT
pwr_cpu_i.core_sleeping Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
fetch_en_o[3:0] Yes Yes T8,T27,T7 Yes T1,T2,T3 OUTPUT
lc_hw_debug_en_i[3:0] Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
lc_dft_en_i[3:0] Yes Yes T48,T49,T50 Yes T1,T2,T3 INPUT
wakeups_i[5:0] Yes Yes T83,T84,T137 Yes T83,T84,T137 INPUT
rstreqs_i[1:0] Yes Yes T83,T84,T137 Yes T83,T84,T137 INPUT
ndmreset_req_i Yes Yes T63,T94,T410 Yes T63,T94,T410 INPUT
strap_o Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
low_power_o Yes Yes T1,T2,T3 Yes T8,T27,T7 OUTPUT
rom_ctrl_i.good[3:0] Yes Yes T1,T2,T3 Yes T8,T27,T48 INPUT
rom_ctrl_i.done[3:0] Yes Yes T1,T2,T3 Yes T8,T27,T48 INPUT
sw_rst_req_i[3:0] Yes Yes T236,T253,T208 Yes T236,T253,T208 INPUT
esc_rst_tx_i.esc_n Yes Yes T48,T49,T50 Yes T48,T49,T50 INPUT
esc_rst_tx_i.esc_p Yes Yes T48,T49,T50 Yes T48,T49,T50 INPUT
esc_rst_rx_o.resp_n Yes Yes T48,T49,T50 Yes T48,T49,T50 OUTPUT
esc_rst_rx_o.resp_p Yes Yes T48,T49,T50 Yes T48,T49,T50 OUTPUT
intr_wakeup_o Yes Yes T7,T16,T199 Yes T7,T16,T199 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%