Line Coverage for Module :
prim_arbiter_fixed
| Line No. | Total | Covered | Percent |
TOTAL | | 16 | 16 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
ALWAYS | 105 | 6 | 6 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
84 // forward path
85 2/2 assign req_tree[Pa] = req_i[offset];
Tests: T221 T256 T257 | T221 T256 T257
86 assign idx_tree[Pa] = offset;
87 2/2 assign data_tree[Pa] = data_i[offset];
Tests: T221 T64 T256 | T221 T64 T256
88 // backward (grant) path
89 2/2 assign gnt_o[offset] = gnt_tree[Pa];
Tests: T221 T256 T257 | T221 T256 T257
90
91 end else begin : gen_tie_off
92 // forward path
93 assign req_tree[Pa] = '0;
94 assign idx_tree[Pa] = '0;
95 assign data_tree[Pa] = '0;
96 logic unused_sigs;
97 assign unused_sigs = gnt_tree[Pa];
98 end
99 // this creates the node assignments
100 end else begin : gen_nodes
101 // forward path
102 logic sel; // local helper variable
103 always_comb begin : p_node
104 // this always gives priority to the left child
105 1/1 sel = ~req_tree[C0];
Tests: T221 T64 T256
106 // propagate requests
107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1];
Tests: T221 T64 T256
108 // data and index muxes
109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0];
Tests: T221 T64 T256
110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
Tests: T221 T64 T256
111 // propagate the grants back to the input
112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel;
Tests: T221 T64 T256
113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel;
Tests: T221 T64 T256
114 end
115 end
116 end : gen_level
117 end : gen_tree
118
119 // the results can be found at the tree root
120 if (EnDataPort) begin : gen_data_port
121 1/1 assign data_o = data_tree[0];
Tests: T221 T64 T256
122 end else begin : gen_no_dataport
123 logic [DW-1:0] unused_data;
124 assign unused_data = data_tree[0];
125 assign data_o = '1;
126 end
127
128 1/1 assign idx_o = idx_tree[0];
Tests: T221 T256 T257
129 1/1 assign valid_o = req_tree[0];
Tests: T221 T256 T257
130
131 // this propagates a grant back to the input
132 1/1 assign gnt_tree[0] = valid_o & ready_i;
Tests: T221 T256 T257
Cond Coverage for Module :
prim_arbiter_fixed
| Total | Covered | Percent |
Conditions | 15 | 13 | 86.67 |
Logical | 15 | 13 | 86.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T221,T64,T256 |
0 | 1 | Covered | T221,T256,T257 |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1- | Status | Tests |
0 | Covered | T221,T256,T257 |
1 | Covered | T221,T64,T256 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1- | Status | Tests |
0 | Covered | T221,T256,T257 |
1 | Covered | T221,T64,T256 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T221,T256,T257 |
1 | 1 | Covered | T221,T256,T257 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T221,T64,T256 |
1 | 0 | Covered | T221,T256,T257 |
1 | 1 | Covered | T221,T256,T257 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Covered | T221,T256,T257 |
Branch Coverage for Module :
prim_arbiter_fixed
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
TERNARY |
109 |
2 |
2 |
100.00 |
TERNARY |
110 |
2 |
2 |
100.00 |
109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0];
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T221,T64,T256 |
0 |
Covered |
T221,T256,T257 |
110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T221,T64,T256 |
0 |
Covered |
T221,T256,T257 |
Assert Coverage for Module :
prim_arbiter_fixed
Assertion Details
CheckHotOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
1079446938 |
0 |
0 |
T1 |
84560 |
84436 |
0 |
0 |
T2 |
122296 |
122172 |
0 |
0 |
T3 |
130354 |
130230 |
0 |
0 |
T4 |
183900 |
183776 |
0 |
0 |
T5 |
231646 |
231536 |
0 |
0 |
T6 |
209710 |
209594 |
0 |
0 |
T8 |
211930 |
211814 |
0 |
0 |
T9 |
180400 |
180284 |
0 |
0 |
T27 |
299948 |
299724 |
0 |
0 |
T38 |
122308 |
122184 |
0 |
0 |
CheckNGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2060 |
2060 |
0 |
0 |
T1 |
2 |
2 |
0 |
0 |
T2 |
2 |
2 |
0 |
0 |
T3 |
2 |
2 |
0 |
0 |
T4 |
2 |
2 |
0 |
0 |
T5 |
2 |
2 |
0 |
0 |
T6 |
2 |
2 |
0 |
0 |
T8 |
2 |
2 |
0 |
0 |
T9 |
2 |
2 |
0 |
0 |
T27 |
2 |
2 |
0 |
0 |
T38 |
2 |
2 |
0 |
0 |
GntImpliesReady_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
8457 |
0 |
0 |
T99 |
527886 |
0 |
0 |
0 |
T221 |
183688 |
2819 |
0 |
0 |
T256 |
0 |
2816 |
0 |
0 |
T257 |
0 |
2822 |
0 |
0 |
T298 |
127122 |
0 |
0 |
0 |
T299 |
196766 |
0 |
0 |
0 |
T300 |
755840 |
0 |
0 |
0 |
T301 |
216168 |
0 |
0 |
0 |
T302 |
172240 |
0 |
0 |
0 |
T303 |
144714 |
0 |
0 |
0 |
T304 |
115142 |
0 |
0 |
0 |
T421 |
191612 |
0 |
0 |
0 |
GntImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
8457 |
0 |
0 |
T99 |
527886 |
0 |
0 |
0 |
T221 |
183688 |
2819 |
0 |
0 |
T256 |
0 |
2816 |
0 |
0 |
T257 |
0 |
2822 |
0 |
0 |
T298 |
127122 |
0 |
0 |
0 |
T299 |
196766 |
0 |
0 |
0 |
T300 |
755840 |
0 |
0 |
0 |
T301 |
216168 |
0 |
0 |
0 |
T302 |
172240 |
0 |
0 |
0 |
T303 |
144714 |
0 |
0 |
0 |
T304 |
115142 |
0 |
0 |
0 |
T421 |
191612 |
0 |
0 |
0 |
GrantKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
1079446938 |
0 |
0 |
T1 |
84560 |
84436 |
0 |
0 |
T2 |
122296 |
122172 |
0 |
0 |
T3 |
130354 |
130230 |
0 |
0 |
T4 |
183900 |
183776 |
0 |
0 |
T5 |
231646 |
231536 |
0 |
0 |
T6 |
209710 |
209594 |
0 |
0 |
T8 |
211930 |
211814 |
0 |
0 |
T9 |
180400 |
180284 |
0 |
0 |
T27 |
299948 |
299724 |
0 |
0 |
T38 |
122308 |
122184 |
0 |
0 |
IdxKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
1079446938 |
0 |
0 |
T1 |
84560 |
84436 |
0 |
0 |
T2 |
122296 |
122172 |
0 |
0 |
T3 |
130354 |
130230 |
0 |
0 |
T4 |
183900 |
183776 |
0 |
0 |
T5 |
231646 |
231536 |
0 |
0 |
T6 |
209710 |
209594 |
0 |
0 |
T8 |
211930 |
211814 |
0 |
0 |
T9 |
180400 |
180284 |
0 |
0 |
T27 |
299948 |
299724 |
0 |
0 |
T38 |
122308 |
122184 |
0 |
0 |
IndexIsCorrect_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
8457 |
0 |
0 |
T99 |
527886 |
0 |
0 |
0 |
T221 |
183688 |
2819 |
0 |
0 |
T256 |
0 |
2816 |
0 |
0 |
T257 |
0 |
2822 |
0 |
0 |
T298 |
127122 |
0 |
0 |
0 |
T299 |
196766 |
0 |
0 |
0 |
T300 |
755840 |
0 |
0 |
0 |
T301 |
216168 |
0 |
0 |
0 |
T302 |
172240 |
0 |
0 |
0 |
T303 |
144714 |
0 |
0 |
0 |
T304 |
115142 |
0 |
0 |
0 |
T421 |
191612 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
0 |
0 |
0 |
Priority_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
8457 |
0 |
0 |
T99 |
527886 |
0 |
0 |
0 |
T221 |
183688 |
2819 |
0 |
0 |
T256 |
0 |
2816 |
0 |
0 |
T257 |
0 |
2822 |
0 |
0 |
T298 |
127122 |
0 |
0 |
0 |
T299 |
196766 |
0 |
0 |
0 |
T300 |
755840 |
0 |
0 |
0 |
T301 |
216168 |
0 |
0 |
0 |
T302 |
172240 |
0 |
0 |
0 |
T303 |
144714 |
0 |
0 |
0 |
T304 |
115142 |
0 |
0 |
0 |
T421 |
191612 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
8457 |
0 |
0 |
T99 |
527886 |
0 |
0 |
0 |
T221 |
183688 |
2819 |
0 |
0 |
T256 |
0 |
2816 |
0 |
0 |
T257 |
0 |
2822 |
0 |
0 |
T298 |
127122 |
0 |
0 |
0 |
T299 |
196766 |
0 |
0 |
0 |
T300 |
755840 |
0 |
0 |
0 |
T301 |
216168 |
0 |
0 |
0 |
T302 |
172240 |
0 |
0 |
0 |
T303 |
144714 |
0 |
0 |
0 |
T304 |
115142 |
0 |
0 |
0 |
T421 |
191612 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
8457 |
0 |
0 |
T99 |
527886 |
0 |
0 |
0 |
T221 |
183688 |
2819 |
0 |
0 |
T256 |
0 |
2816 |
0 |
0 |
T257 |
0 |
2822 |
0 |
0 |
T298 |
127122 |
0 |
0 |
0 |
T299 |
196766 |
0 |
0 |
0 |
T300 |
755840 |
0 |
0 |
0 |
T301 |
216168 |
0 |
0 |
0 |
T302 |
172240 |
0 |
0 |
0 |
T303 |
144714 |
0 |
0 |
0 |
T304 |
115142 |
0 |
0 |
0 |
T421 |
191612 |
0 |
0 |
0 |
ReqImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
8457 |
0 |
0 |
T99 |
527886 |
0 |
0 |
0 |
T221 |
183688 |
2819 |
0 |
0 |
T256 |
0 |
2816 |
0 |
0 |
T257 |
0 |
2822 |
0 |
0 |
T298 |
127122 |
0 |
0 |
0 |
T299 |
196766 |
0 |
0 |
0 |
T300 |
755840 |
0 |
0 |
0 |
T301 |
216168 |
0 |
0 |
0 |
T302 |
172240 |
0 |
0 |
0 |
T303 |
144714 |
0 |
0 |
0 |
T304 |
115142 |
0 |
0 |
0 |
T421 |
191612 |
0 |
0 |
0 |
ValidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
1079446938 |
0 |
0 |
T1 |
84560 |
84436 |
0 |
0 |
T2 |
122296 |
122172 |
0 |
0 |
T3 |
130354 |
130230 |
0 |
0 |
T4 |
183900 |
183776 |
0 |
0 |
T5 |
231646 |
231536 |
0 |
0 |
T6 |
209710 |
209594 |
0 |
0 |
T8 |
211930 |
211814 |
0 |
0 |
T9 |
180400 |
180284 |
0 |
0 |
T27 |
299948 |
299724 |
0 |
0 |
T38 |
122308 |
122184 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098872998 |
8457 |
0 |
0 |
T99 |
527886 |
0 |
0 |
0 |
T221 |
183688 |
2819 |
0 |
0 |
T256 |
0 |
2816 |
0 |
0 |
T257 |
0 |
2822 |
0 |
0 |
T298 |
127122 |
0 |
0 |
0 |
T299 |
196766 |
0 |
0 |
0 |
T300 |
755840 |
0 |
0 |
0 |
T301 |
216168 |
0 |
0 |
0 |
T302 |
172240 |
0 |
0 |
0 |
T303 |
144714 |
0 |
0 |
0 |
T304 |
115142 |
0 |
0 |
0 |
T421 |
191612 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
TOTAL | | 16 | 16 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
ALWAYS | 105 | 6 | 6 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
84 // forward path
85 2/2 assign req_tree[Pa] = req_i[offset];
Tests: T221 T256 T257 | T221 T256 T257
86 assign idx_tree[Pa] = offset;
87 2/2 assign data_tree[Pa] = data_i[offset];
Tests: T221 T64 T256 | T221 T64 T256
88 // backward (grant) path
89 2/2 assign gnt_o[offset] = gnt_tree[Pa];
Tests: T221 T256 T257 | T221 T256 T257
90
91 end else begin : gen_tie_off
92 // forward path
93 assign req_tree[Pa] = '0;
94 assign idx_tree[Pa] = '0;
95 assign data_tree[Pa] = '0;
96 logic unused_sigs;
97 assign unused_sigs = gnt_tree[Pa];
98 end
99 // this creates the node assignments
100 end else begin : gen_nodes
101 // forward path
102 logic sel; // local helper variable
103 always_comb begin : p_node
104 // this always gives priority to the left child
105 1/1 sel = ~req_tree[C0];
Tests: T221 T64 T256
106 // propagate requests
107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1];
Tests: T221 T64 T256
108 // data and index muxes
109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0];
Tests: T221 T64 T256
110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
Tests: T221 T64 T256
111 // propagate the grants back to the input
112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel;
Tests: T221 T64 T256
113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel;
Tests: T221 T64 T256
114 end
115 end
116 end : gen_level
117 end : gen_tree
118
119 // the results can be found at the tree root
120 if (EnDataPort) begin : gen_data_port
121 1/1 assign data_o = data_tree[0];
Tests: T221 T64 T256
122 end else begin : gen_no_dataport
123 logic [DW-1:0] unused_data;
124 assign unused_data = data_tree[0];
125 assign data_o = '1;
126 end
127
128 1/1 assign idx_o = idx_tree[0];
Tests: T221 T256 T257
129 1/1 assign valid_o = req_tree[0];
Tests: T221 T256 T257
130
131 // this propagates a grant back to the input
132 1/1 assign gnt_tree[0] = valid_o & ready_i;
Tests: T221 T256 T257
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Total | Covered | Percent |
Conditions | 15 | 13 | 86.67 |
Logical | 15 | 13 | 86.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T221,T64,T256 |
0 | 1 | Covered | T221,T256,T257 |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1- | Status | Tests |
0 | Covered | T221,T256,T257 |
1 | Covered | T221,T64,T256 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1- | Status | Tests |
0 | Covered | T221,T256,T257 |
1 | Covered | T221,T64,T256 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T221,T256,T257 |
1 | 1 | Covered | T221,T256,T257 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T221,T64,T256 |
1 | 0 | Covered | T221,T256,T257 |
1 | 1 | Covered | T221,T256,T257 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Covered | T221,T256,T257 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
TERNARY |
109 |
2 |
2 |
100.00 |
TERNARY |
110 |
2 |
2 |
100.00 |
109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0];
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T221,T64,T256 |
0 |
Covered |
T221,T256,T257 |
110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T221,T64,T256 |
0 |
Covered |
T221,T256,T257 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
Assertion Details
CheckHotOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
539723469 |
0 |
0 |
T1 |
42280 |
42218 |
0 |
0 |
T2 |
61148 |
61086 |
0 |
0 |
T3 |
65177 |
65115 |
0 |
0 |
T4 |
91950 |
91888 |
0 |
0 |
T5 |
115823 |
115768 |
0 |
0 |
T6 |
104855 |
104797 |
0 |
0 |
T8 |
105965 |
105907 |
0 |
0 |
T9 |
90200 |
90142 |
0 |
0 |
T27 |
149974 |
149862 |
0 |
0 |
T38 |
61154 |
61092 |
0 |
0 |
CheckNGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1030 |
1030 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
5273 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1758 |
0 |
0 |
T256 |
0 |
1755 |
0 |
0 |
T257 |
0 |
1760 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
GntImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
5273 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1758 |
0 |
0 |
T256 |
0 |
1755 |
0 |
0 |
T257 |
0 |
1760 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
GrantKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
539723469 |
0 |
0 |
T1 |
42280 |
42218 |
0 |
0 |
T2 |
61148 |
61086 |
0 |
0 |
T3 |
65177 |
65115 |
0 |
0 |
T4 |
91950 |
91888 |
0 |
0 |
T5 |
115823 |
115768 |
0 |
0 |
T6 |
104855 |
104797 |
0 |
0 |
T8 |
105965 |
105907 |
0 |
0 |
T9 |
90200 |
90142 |
0 |
0 |
T27 |
149974 |
149862 |
0 |
0 |
T38 |
61154 |
61092 |
0 |
0 |
IdxKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
539723469 |
0 |
0 |
T1 |
42280 |
42218 |
0 |
0 |
T2 |
61148 |
61086 |
0 |
0 |
T3 |
65177 |
65115 |
0 |
0 |
T4 |
91950 |
91888 |
0 |
0 |
T5 |
115823 |
115768 |
0 |
0 |
T6 |
104855 |
104797 |
0 |
0 |
T8 |
105965 |
105907 |
0 |
0 |
T9 |
90200 |
90142 |
0 |
0 |
T27 |
149974 |
149862 |
0 |
0 |
T38 |
61154 |
61092 |
0 |
0 |
IndexIsCorrect_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
5273 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1758 |
0 |
0 |
T256 |
0 |
1755 |
0 |
0 |
T257 |
0 |
1760 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
0 |
0 |
0 |
Priority_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
5273 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1758 |
0 |
0 |
T256 |
0 |
1755 |
0 |
0 |
T257 |
0 |
1760 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
5273 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1758 |
0 |
0 |
T256 |
0 |
1755 |
0 |
0 |
T257 |
0 |
1760 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
5273 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1758 |
0 |
0 |
T256 |
0 |
1755 |
0 |
0 |
T257 |
0 |
1760 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
ReqImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
5273 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1758 |
0 |
0 |
T256 |
0 |
1755 |
0 |
0 |
T257 |
0 |
1760 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
ValidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
539723469 |
0 |
0 |
T1 |
42280 |
42218 |
0 |
0 |
T2 |
61148 |
61086 |
0 |
0 |
T3 |
65177 |
65115 |
0 |
0 |
T4 |
91950 |
91888 |
0 |
0 |
T5 |
115823 |
115768 |
0 |
0 |
T6 |
104855 |
104797 |
0 |
0 |
T8 |
105965 |
105907 |
0 |
0 |
T9 |
90200 |
90142 |
0 |
0 |
T27 |
149974 |
149862 |
0 |
0 |
T38 |
61154 |
61092 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
5273 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1758 |
0 |
0 |
T256 |
0 |
1755 |
0 |
0 |
T257 |
0 |
1760 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
TOTAL | | 16 | 16 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
ALWAYS | 105 | 6 | 6 | 100.00 |
CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
84 // forward path
85 2/2 assign req_tree[Pa] = req_i[offset];
Tests: T221 T256 T257 | T221 T256 T257
86 assign idx_tree[Pa] = offset;
87 2/2 assign data_tree[Pa] = data_i[offset];
Tests: T221 T256 T65 | T221 T64 T256
88 // backward (grant) path
89 2/2 assign gnt_o[offset] = gnt_tree[Pa];
Tests: T221 T256 T257 | T221 T256 T257
90
91 end else begin : gen_tie_off
92 // forward path
93 assign req_tree[Pa] = '0;
94 assign idx_tree[Pa] = '0;
95 assign data_tree[Pa] = '0;
96 logic unused_sigs;
97 assign unused_sigs = gnt_tree[Pa];
98 end
99 // this creates the node assignments
100 end else begin : gen_nodes
101 // forward path
102 logic sel; // local helper variable
103 always_comb begin : p_node
104 // this always gives priority to the left child
105 1/1 sel = ~req_tree[C0];
Tests: T221 T64 T256
106 // propagate requests
107 1/1 req_tree[Pa] = req_tree[C0] | req_tree[C1];
Tests: T221 T64 T256
108 // data and index muxes
109 1/1 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0];
Tests: T221 T64 T256
110 1/1 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
Tests: T221 T64 T256
111 // propagate the grants back to the input
112 1/1 gnt_tree[C0] = gnt_tree[Pa] & ~sel;
Tests: T221 T64 T256
113 1/1 gnt_tree[C1] = gnt_tree[Pa] & sel;
Tests: T221 T64 T256
114 end
115 end
116 end : gen_level
117 end : gen_tree
118
119 // the results can be found at the tree root
120 if (EnDataPort) begin : gen_data_port
121 1/1 assign data_o = data_tree[0];
Tests: T221 T64 T256
122 end else begin : gen_no_dataport
123 logic [DW-1:0] unused_data;
124 assign unused_data = data_tree[0];
125 assign data_o = '1;
126 end
127
128 1/1 assign idx_o = idx_tree[0];
Tests: T221 T256 T257
129 1/1 assign valid_o = req_tree[0];
Tests: T221 T256 T257
130
131 // this propagates a grant back to the input
132 1/1 assign gnt_tree[0] = valid_o & ready_i;
Tests: T221 T256 T257
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Total | Covered | Percent |
Conditions | 15 | 13 | 86.67 |
Logical | 15 | 13 | 86.67 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T221,T64,T256 |
0 | 1 | Covered | T221,T256,T257 |
1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1- | Status | Tests |
0 | Covered | T221,T256,T257 |
1 | Covered | T221,T64,T256 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
-1- | Status | Tests |
0 | Covered | T221,T256,T257 |
1 | Covered | T221,T64,T256 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T221,T256,T257 |
1 | 1 | Covered | T221,T256,T257 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T221,T64,T256 |
1 | 0 | Covered | T221,T256,T257 |
1 | 1 | Covered | T221,T256,T257 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Covered | T221,T256,T257 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
TERNARY |
109 |
2 |
2 |
100.00 |
TERNARY |
110 |
2 |
2 |
100.00 |
109 idx_tree[Pa] = (sel) ? idx_tree[C1] : idx_tree[C0];
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T221,T64,T256 |
0 |
Covered |
T221,T256,T257 |
110 data_tree[Pa] = (sel) ? data_tree[C1] : data_tree[C0];
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T221,T64,T256 |
0 |
Covered |
T221,T256,T257 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
Assertion Details
CheckHotOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
539723469 |
0 |
0 |
T1 |
42280 |
42218 |
0 |
0 |
T2 |
61148 |
61086 |
0 |
0 |
T3 |
65177 |
65115 |
0 |
0 |
T4 |
91950 |
91888 |
0 |
0 |
T5 |
115823 |
115768 |
0 |
0 |
T6 |
104855 |
104797 |
0 |
0 |
T8 |
105965 |
105907 |
0 |
0 |
T9 |
90200 |
90142 |
0 |
0 |
T27 |
149974 |
149862 |
0 |
0 |
T38 |
61154 |
61092 |
0 |
0 |
CheckNGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1030 |
1030 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T27 |
1 |
1 |
0 |
0 |
T38 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
3184 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1061 |
0 |
0 |
T256 |
0 |
1061 |
0 |
0 |
T257 |
0 |
1062 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
GntImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
3184 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1061 |
0 |
0 |
T256 |
0 |
1061 |
0 |
0 |
T257 |
0 |
1062 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
GrantKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
539723469 |
0 |
0 |
T1 |
42280 |
42218 |
0 |
0 |
T2 |
61148 |
61086 |
0 |
0 |
T3 |
65177 |
65115 |
0 |
0 |
T4 |
91950 |
91888 |
0 |
0 |
T5 |
115823 |
115768 |
0 |
0 |
T6 |
104855 |
104797 |
0 |
0 |
T8 |
105965 |
105907 |
0 |
0 |
T9 |
90200 |
90142 |
0 |
0 |
T27 |
149974 |
149862 |
0 |
0 |
T38 |
61154 |
61092 |
0 |
0 |
IdxKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
539723469 |
0 |
0 |
T1 |
42280 |
42218 |
0 |
0 |
T2 |
61148 |
61086 |
0 |
0 |
T3 |
65177 |
65115 |
0 |
0 |
T4 |
91950 |
91888 |
0 |
0 |
T5 |
115823 |
115768 |
0 |
0 |
T6 |
104855 |
104797 |
0 |
0 |
T8 |
105965 |
105907 |
0 |
0 |
T9 |
90200 |
90142 |
0 |
0 |
T27 |
149974 |
149862 |
0 |
0 |
T38 |
61154 |
61092 |
0 |
0 |
IndexIsCorrect_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
3184 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1061 |
0 |
0 |
T256 |
0 |
1061 |
0 |
0 |
T257 |
0 |
1062 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
0 |
0 |
0 |
Priority_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
3184 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1061 |
0 |
0 |
T256 |
0 |
1061 |
0 |
0 |
T257 |
0 |
1062 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
3184 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1061 |
0 |
0 |
T256 |
0 |
1061 |
0 |
0 |
T257 |
0 |
1062 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
3184 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1061 |
0 |
0 |
T256 |
0 |
1061 |
0 |
0 |
T257 |
0 |
1062 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
ReqImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
3184 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1061 |
0 |
0 |
T256 |
0 |
1061 |
0 |
0 |
T257 |
0 |
1062 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |
ValidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
539723469 |
0 |
0 |
T1 |
42280 |
42218 |
0 |
0 |
T2 |
61148 |
61086 |
0 |
0 |
T3 |
65177 |
65115 |
0 |
0 |
T4 |
91950 |
91888 |
0 |
0 |
T5 |
115823 |
115768 |
0 |
0 |
T6 |
104855 |
104797 |
0 |
0 |
T8 |
105965 |
105907 |
0 |
0 |
T9 |
90200 |
90142 |
0 |
0 |
T27 |
149974 |
149862 |
0 |
0 |
T38 |
61154 |
61092 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
549436499 |
3184 |
0 |
0 |
T99 |
263943 |
0 |
0 |
0 |
T221 |
91844 |
1061 |
0 |
0 |
T256 |
0 |
1061 |
0 |
0 |
T257 |
0 |
1062 |
0 |
0 |
T298 |
63561 |
0 |
0 |
0 |
T299 |
98383 |
0 |
0 |
0 |
T300 |
377920 |
0 |
0 |
0 |
T301 |
108084 |
0 |
0 |
0 |
T302 |
86120 |
0 |
0 |
0 |
T303 |
72357 |
0 |
0 |
0 |
T304 |
57571 |
0 |
0 |
0 |
T421 |
95806 |
0 |
0 |
0 |